Patents by Inventor Ying-Ta CHIU
Ying-Ta CHIU has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).
-
Publication number: 20230065248Abstract: A semiconductor device assembly including a first semiconductor device having a front side and a back side opposite of the front side, metal interconnects formed on the back side, and a polymer material deposited over the first semiconductor device to encapsulate the sidewalls, back side, and metal interconnects. The first semiconductor device is planarized to expose the upper surface of the metal interconnects. The assembly further includes a second semiconductor device having a top side and a bottom side opposite of the top side, a polymer material deposited over the second semiconductor device to encapsulate the sidewalls and bottom side. The second semiconductor device is stacked over the first device and hybrid bonded together such that each metal interconnect on the first semiconductor device back side aligns with and electrically couples to a corresponding metal interconnect on the second semiconductor device bottom side.Type: ApplicationFiled: August 16, 2022Publication date: March 2, 2023Inventors: Wei Zhou, Eiichi Nakano, Ying Ta Chiu
-
Patent number: 10872861Abstract: A semiconductor package includes an electrical connection structure. The electrical connection structure includes: a first conductive layer; a second conductive layer on the first conductive layer; and a conductive cap between the first conductive layer and the second conductive layer, the conductive cap having a hardness greater than a hardness of the first conductive layer.Type: GrantFiled: February 7, 2018Date of Patent: December 22, 2020Assignee: ADVANCED SEMICONDUCTOR ENGINEERING, INC. KAOHSIUNG, TAIWANInventors: Yong-Da Chiu, Shiu-Chih Wang, Shang-Kun Huang, Ying-Ta Chiu, Shin-Luh Tarng, Chih-Pin Hung
-
Patent number: 10658319Abstract: A semiconductor device includes a semiconductor element, a trace disposed adjacent to a surface of the semiconductor element, a bonding pad disposed adjacent to the surface of the semiconductor element and connected to the trace, and a pillar disposed on the bonding pad. The pillar includes a first end wall, a second end wall opposite the first end wall, a first side wall, and a second side wall opposite the first side wall. The first side wall and the second side wall connect the first end wall to the second end wall. One or both of the first side wall and the second side wall incline inwardly from the first end wall to the second end wall. The pillar is disposed on the bonding pad such that the first end wall is closer to the trace than is the second end wall.Type: GrantFiled: January 14, 2019Date of Patent: May 19, 2020Assignee: ADVANCED SEMICONDUCTOR ENGINEERING, INC.Inventors: Chih-Pin Hung, Dao-Long Chen, Ying-Ta Chiu, Ping-Feng Yang
-
Publication number: 20190244909Abstract: A semiconductor package includes an electrical connection structure. The electrical connection structure includes: a first conductive layer; a second conductive layer on the first conductive layer; and a conductive cap between the first conductive layer and the second conductive layer, the conductive cap having a hardness greater than a hardness of the first conductive layer.Type: ApplicationFiled: February 7, 2018Publication date: August 8, 2019Applicant: Advanced Semiconductor Engineering, Inc.Inventors: Yong-Da CHIU, Shiu-Chih WANG, Shang-Kun HUANG, Ying-Ta CHIU, Shin-Luh TARNG, Chih-Pin HUNG
-
Publication number: 20190148326Abstract: A semiconductor device includes a semiconductor element, a trace disposed adjacent to a surface of the semiconductor element, a bonding pad disposed adjacent to the surface of the semiconductor element and connected to the trace, and a pillar disposed on the bonding pad. The pillar includes a first end wall, a second end wall opposite the first end wall, a first side wall, and a second side wall opposite the first side wall. The first side wall and the second side wall connect the first end wall to the second end wall. One or both of the first side wall and the second side wall incline inwardly from the first end wall to the second end wall. The pillar is disposed on the bonding pad such that the first end wall is closer to the trace than is the second end wall.Type: ApplicationFiled: January 14, 2019Publication date: May 16, 2019Applicant: Advanced Semiconductor Engineering, Inc.Inventors: Chih-Pin HUNG, Dao-Long CHEN, Ying-Ta CHIU, Ping-Feng YANG
-
Patent number: 10181448Abstract: A semiconductor device includes a semiconductor element, a trace disposed adjacent to a surface of the semiconductor element, a bonding pad disposed adjacent to the surface of the semiconductor element and connected to the trace, and a pillar disposed on the bonding pad. The pillar includes a first end wall, a second end wall opposite the first end wall, a first side wall, and a second side wall opposite the first side wall. The first side wall and the second side wall connect the first end wall to the second end wall. One or both of the first side wall and the second side wall incline inwardly from the first end wall to the second end wall. The pillar is disposed on the bonding pad such that the first end wall is closer to the trace than is the second end wall.Type: GrantFiled: March 22, 2016Date of Patent: January 15, 2019Assignee: ADVANCED SEMICONDUCTOR ENGINEERING, INC.Inventors: Chih-Pin Hung, Dao-Long Chen, Ying-Ta Chiu, Ping-Feng Yang
-
Patent number: 10096569Abstract: The present disclosure relates to a method for manufacturing a semiconductor device. The method includes providing a first electronic component including a first metal contact and a second electronic component including a second metal contact, changing a lattice of the first metal contact, and bonding the first metal contact to the second metal contact under a predetermined pressure and a predetermined temperature.Type: GrantFiled: February 27, 2017Date of Patent: October 9, 2018Assignees: ADVANCED SEMICONDUCTOR ENGINEERING, INC., NATIONAL CHUNG HSING UNIVERSITYInventors: Ying-Ta Chiu, Shang-Kun Huang, Yong-Da Chiu, Jenn-Ming Song
-
Publication number: 20180247913Abstract: The present disclosure relates to a method for manufacturing a semiconductor device. The method includes providing a first electronic component including a first metal contact and a second electronic component including a second metal contact, changing a lattice of the first metal contact, and bonding the first metal contact to the second metal contact under a predetermined pressure and a predetermined temperature.Type: ApplicationFiled: February 27, 2017Publication date: August 30, 2018Applicants: ADVANCED SEMICONDUCTOR ENGINEERING, INC., NATIONAL CHUNG HSING UNIVERSITYInventors: Ying-Ta CHIU, Shang-Kun HUANG, Yong-Da CHIU, Jenn-Ming SONG
-
Publication number: 20180114762Abstract: A semiconductor package structure includes a substrate, a semiconductor element, an encapsulant, an adhesion layer and a metal cap. The semiconductor element is disposed on the substrate. The encapsulant covers the semiconductor element. The adhesion layer is disposed on the encapsulant. The metal cap is attached to the encapsulant by the adhesion layer, and the metal cap is conformal with the encapsulant.Type: ApplicationFiled: October 20, 2016Publication date: April 26, 2018Inventors: Ying-Ta CHIU, Chiu-Wen LEE, Dao-Long CHEN, Po-Hsien SUNG, Ping-Feng YANG, Kwang-Lung LIN
-
Patent number: 9953930Abstract: A semiconductor package structure includes a substrate, a semiconductor element, an encapsulant, an adhesion layer and a metal cap. The semiconductor element is disposed on the substrate. The encapsulant covers the semiconductor element. The adhesion layer is disposed on the encapsulant. The metal cap is attached to the encapsulant by the adhesion layer, and the metal cap is conformal with the encapsulant.Type: GrantFiled: October 20, 2016Date of Patent: April 24, 2018Assignee: ADVANCED SEMICONDUCTOR ENGINEERING, INC.Inventors: Ying-Ta Chiu, Chiu-Wen Lee, Dao-Long Chen, Po-Hsien Sung, Ping-Feng Yang, Kwang-Lung Lin
-
Patent number: 9917071Abstract: A semiconductor package includes: a first substrate including a first interconnection structure extending from a surface of the first substrate, the first interconnection structure including grains of a first size, a second substrate including: a second interconnection structure comprising grains of a second size, and a third interconnection structure disposed between the first interconnection structure and the second interconnection structure, the third interconnection structure including grains of a third size, a first sidewall inclined at a first angle to a reference plane and a second sidewall inclined at a second angle to the reference plane, wherein the first angle is different from the second angle, the first sidewall is disposed between the first substrate and the second sidewall, and the third size is smaller than both the first size and the second size.Type: GrantFiled: December 7, 2016Date of Patent: March 13, 2018Assignee: ADVANCED SEMICONDUCTOR ENGINEERING, INC.Inventors: Ying-Ta Chiu, Yong-Da Chiu, Dao-Long Chen, Chih-Cheng Lee, Chih-Pin Hung
-
Publication number: 20170278814Abstract: A semiconductor device includes a semiconductor element, a trace disposed adjacent to a surface of the semiconductor element, a bonding pad disposed adjacent to the surface of the semiconductor element and connected to the trace, and a pillar disposed on the bonding pad. The pillar includes a first end wall, a second end wall opposite the first end wall, a first side wall, and a second side wall opposite the first side wall. The first side wall and the second side wall connect the first end wall to the second end wall. One or both of the first side wall and the second side wall incline inwardly from the first end wall to the second end wall. The pillar is disposed on the bonding pad such that the first end wall is closer to the trace than is the second end wall.Type: ApplicationFiled: March 22, 2016Publication date: September 28, 2017Inventors: Chih-Pin HUNG, Dao-Long CHEN, Ying-Ta CHIU, Ping-Feng YANG