Patents by Inventor Yoba Amoah

Yoba Amoah has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11409046
    Abstract: A wafer structure includes a diffractive lens disposed on a backside of a wafer and coupled to a front side waveguide, the diffractive lens being configured to receive light and focus the light to the front side waveguide.
    Type: Grant
    Filed: January 10, 2020
    Date of Patent: August 9, 2022
    Assignee: INTERNATIONAL BUSINESS MACHINES CORPORATION
    Inventors: Yoba Amoah, Brennan J. Brown, John J. Ellis-Monaghan, Ashleigh R. Kreider
  • Publication number: 20200150348
    Abstract: A wafer structure includes a diffractive lens disposed on a backside of a wafer and coupled to a front side waveguide, the diffractive lens being configured to receive light and focus the light to the front side waveguide.
    Type: Application
    Filed: January 10, 2020
    Publication date: May 14, 2020
    Inventors: Yoba AMOAH, Brennan J. BROWN, John J. ELLIS-MONAGHAN, Ashleigh R. KREIDER
  • Patent number: 10605992
    Abstract: A wafer structure includes a diffractive lens disposed on a backside of a wafer and coupled to a front side waveguide, the diffractive lens being configured to receive light and focus the light to the front side waveguide.
    Type: Grant
    Filed: October 31, 2017
    Date of Patent: March 31, 2020
    Assignee: INTERNATIONAL BUSINESS MACHINES CORPORATION
    Inventors: Yoba Amoah, Brennan J. Brown, John J. Ellis-Monaghan, Ashleigh R. Kreider
  • Publication number: 20180067264
    Abstract: A wafer structure includes a diffractive lens disposed on a backside of a wafer and coupled to a front side waveguide, the diffractive lens being configured to receive light and focus the light to the front side waveguide.
    Type: Application
    Filed: October 31, 2017
    Publication date: March 8, 2018
    Inventors: Yoba AMOAH, Brennan J. BROWN, John J. ELLIS-MONAGHAN, Ashleigh R. KREIDER
  • Patent number: 9910223
    Abstract: A wafer structure includes a diffractive lens disposed on a backside of a wafer and coupled to a front side waveguide, the diffractive lens being configured to receive light and focus the light to the front side waveguide.
    Type: Grant
    Filed: February 22, 2017
    Date of Patent: March 6, 2018
    Assignee: INTERNATIONAL BUSINESS MACHINES CORPORATION
    Inventors: Yoba Amoah, Brennan J. Brown, John J. Ellis-Monaghan, Ashleigh R. Kreider
  • Patent number: 9709748
    Abstract: A method of manufacturing a device includes forming an optical coupler having a first end contacting a front side of a semiconductor substrate and a second end contacting an optical waveguide on an insulator layer on the substrate. The optical coupler is curved between the first end and the second end. The optical coupler is configured to change a direction of travel of light from a first direction at the first end to a second direction at the second end.
    Type: Grant
    Filed: September 3, 2015
    Date of Patent: July 18, 2017
    Assignee: INTERNATIONAL BUSINESS MACHINES CORPORATION
    Inventors: Yoba Amoah, Brennan J. Brown, John J. Ellis-Monaghan, Ashleigh R. Kreider
  • Patent number: 9690051
    Abstract: A wafer structure includes a diffractive lens disposed on a backside of a wafer and coupled to a front side waveguide, the diffractive lens being configured to receive light and focus the light to the front side waveguide.
    Type: Grant
    Filed: June 30, 2015
    Date of Patent: June 27, 2017
    Assignee: INTERNATIONAL BUSINESS MACHINES CORPORATION
    Inventors: Yoba Amoah, Brennan J. Brown, John J. Ellis-Monaghan, Ashleigh R. Kreider
  • Publication number: 20170160483
    Abstract: A wafer structure includes a diffractive lens disposed on a backside of a wafer and coupled to a front side waveguide, the diffractive lens being configured to receive light and focus the light to the front side waveguide.
    Type: Application
    Filed: February 22, 2017
    Publication date: June 8, 2017
    Inventors: Yoba AMOAH, Brennan J. BROWN, John J. ELLIS-MONAGHAN, Ashleigh R. KREIDER
  • Patent number: 9607929
    Abstract: A method including forming a through-substrate via through a thickness of a substrate, the thickness of the substrate is measured from a front side of the substrate to a back side of the substrate, removing a first portion of the substrate to form an opening in the back side of the substrate such that a second portion of the substrate remains in direct contact surrounding a vertical sidewall of the through-substrate via, and filling the opening with an alternate material having a lower modulus of elasticity than the substrate.
    Type: Grant
    Filed: August 13, 2015
    Date of Patent: March 28, 2017
    Assignee: International Business Machines Corporation
    Inventors: James W. Adkisson, Yoba Amoah, Jeffrey P. Gambino, Christine A. Leggett, Max L. Lifson, Charles F. Musante, Sruthi Samala, David C. Thomas
  • Publication number: 20170068052
    Abstract: A method of manufacturing a device includes forming an optical coupler having a first end contacting a front side of a semiconductor substrate and a second end contacting an optical waveguide on an insulator layer on the substrate. The optical coupler is curved between the first end and the second end. The optical coupler is configured to change a direction of travel of light from a first direction at the first end to a second direction at the second end.
    Type: Application
    Filed: September 3, 2015
    Publication date: March 9, 2017
    Inventors: Yoba Amoah, Brennan J. Brown, John J. Ellis-Monaghan, Ashleigh R. Kreider
  • Publication number: 20170003452
    Abstract: A wafer structure includes a diffractive lens disposed on a backside of a wafer and coupled to a front side waveguide, the diffractive lens being configured to receive light and focus the light to the front side waveguide.
    Type: Application
    Filed: June 30, 2015
    Publication date: January 5, 2017
    Inventors: Yoba AMOAH, Brennan J. BROWN, John J. ELLIS-MONAGHAN, Ashleigh R. KREIDER
  • Patent number: 9312205
    Abstract: A method including forming a through-substrate via through a thickness of a substrate, the thickness of the substrate is measured from a front side of the substrate to a back side of the substrate, removing a first portion of the substrate to form an opening in the back side of the substrate such that a second portion of the substrate remains in direct contact surrounding a vertical sidewall of the through-substrate via, and filling the opening with an alternate material having a lower modulus of elasticity than the substrate.
    Type: Grant
    Filed: March 4, 2014
    Date of Patent: April 12, 2016
    Assignee: International Business Machines Corporation
    Inventors: James W. Adkisson, Yoba Amoah, Jeffrey P. Gambino, Christine A. Leggett, Max L. Lifson, Charles F. Musante, Sruthi Samala, David C. Thomas
  • Publication number: 20150348876
    Abstract: A method including forming a through-substrate via through a thickness of a substrate, the thickness of the substrate is measured from a front side of the substrate to a back side of the substrate, removing a first portion of the substrate to form an opening in the back side of the substrate such that a second portion of the substrate remains in direct contact surrounding a vertical sidewall of the through-substrate via, and filling the opening with an alternate material having a lower modulus of elasticity than the substrate.
    Type: Application
    Filed: August 13, 2015
    Publication date: December 3, 2015
    Inventors: James W. Adkisson, Yoba Amoah, Jeffrey P. Gambino, Christine A. Leggett, Max L. Lifson, Charles F. Musante, Sruthi Samala, David C. Thomas
  • Patent number: 9136222
    Abstract: Various embodiments disclosed include methods of performing a double exposure process on a level of an integrated circuit (IC) chip to form an IC chip having an embedded electrically measurable identifier. In some cases, the method includes: exposing a level of an integrated circuit (IC) chip using a first mask orientation; subsequently exposing the level of the IC chip using a second mask orientation distinct from the first mask orientation; and developing the level of the IC chip to form an electrically measurable identifier on the IC chip.
    Type: Grant
    Filed: May 11, 2012
    Date of Patent: September 15, 2015
    Assignee: GLOBALFOUNDRIES, Inc.
    Inventors: Yoba Amoah, John J. Ellis-Monaghan, Roger C. Kuo, Molly J. Leitch, Zhihong Zhang
  • Publication number: 20150255404
    Abstract: A method including forming a through-substrate via through a thickness of a substrate, the thickness of the substrate is measured from a front side of the substrate to a back side of the substrate, removing a first portion of the substrate to form an opening in the back side of the substrate such that a second portion of the substrate remains in direct contact surrounding a vertical sidewall of the through-substrate via, and filling the opening with an alternate material having a lower modulus of elasticity than the substrate.
    Type: Application
    Filed: March 4, 2014
    Publication date: September 10, 2015
    Applicant: International Business Machines Corporation
    Inventors: James W. Adkisson, Yoba Amoah, Jeffrey P. Gambino, Christine A. Leggett, Max L. Lifson, Charles F. Musante, Sruthi Samala, David C. Thomas
  • Patent number: 8890557
    Abstract: A method of testing a semiconductor wafer and a related structure. In various embodiments, a method includes: placing a probe on a first chip on the semiconductor wafer; testing a scribe line automatic built-in self-test (ABIST) for the first chip to search for a fault; progressively testing a subsequent scribe line ABIST for a subsequent chip on the semiconductor wafer in response to determining the ABIST for the first chip does not indicate the fault; moving the probe point to the subsequent chip and retesting the subsequent scribe line ABIST in response to determining the ABIST for the subsequent chip indicates a fault; and testing a further subsequent scribe line ABIST for a further subsequent chip on the semiconductor wafer in response to determining the retesting of the subsequent scribiline ABIST does not indicate a fault in the subsequent scribe line ABIST.
    Type: Grant
    Filed: April 10, 2012
    Date of Patent: November 18, 2014
    Assignee: International Business Machines Corporation
    Inventors: Yoba Amoah, John J. Ellis-Monaghan, Roger C. Kuo, Molly J. Leitch, Zhihong Zhang
  • Patent number: 8691690
    Abstract: Disclosed are embodiments of a contact formation technique that incorporates a preventative etch step to reduce interlayer dielectric material flaking (e.g., borophosphosilicate glass (BPSG) flaking) and, thereby to reduce surface defects. Specifically, contact openings, which extend through a dielectric layer to semiconductor devices in and/or on a center portion of a substrate, can be filled with a conductor layer deposited by chemical vapor deposition (CVD). Chemical mechanical polishing (CMP) of the conductor layer can be performed to complete the contact structures. However, before the CMP process is performed (e.g., either before the contact openings are ever formed or before the contact openings are filled), a preventative etch process can be performed to remove any dielectric material from above the edge portion of the substrate. Removing the dielectric material from above the edge portion of the substrate prior to CMP reduces the occurrence of surface defects caused by dielectric material flaking.
    Type: Grant
    Filed: September 13, 2010
    Date of Patent: April 8, 2014
    Assignee: International Business Machines Corporation
    Inventors: Yoba Amoah, Brian M. Czabaj, Thomas J. Dunbar, Jeffrey P. Gambino, Molly J. Leitch, Polina A. Razina
  • Patent number: 8637403
    Abstract: A method of manufacturing a semiconductor structure includes varying local chemical mechanical polishing (CMP) abrading rates of an insulator film by selectively varying a carbon content of the insulator film.
    Type: Grant
    Filed: December 12, 2011
    Date of Patent: January 28, 2014
    Assignee: International Business Machines Corporation
    Inventors: Yoba Amoah, Graham M. Bates, Joseph P. Hasselbach, Thomas L. McDevitt, Eva A. Shah
  • Publication number: 20130299939
    Abstract: Various embodiments disclosed include methods of performing a double exposure process on a level of an integrated circuit (IC) chip to form an IC chip having an embedded electrically measurable identifier. In some cases, the method includes: exposing a level of an integrated circuit (IC) chip using a first mask orientation; subsequently exposing the level of the IC chip using a second mask orientation distinct from the first mask orientation; and developing the level of the IC chip to form an electrically measurable identifier on the IC chip.
    Type: Application
    Filed: May 11, 2012
    Publication date: November 14, 2013
    Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATION
    Inventors: Yoba Amoah, John J. Ellis-Monaghan, Roger C. Kuo, Molly J. Leitch, Zhihong Zhang
  • Publication number: 20130265068
    Abstract: A method of testing a semiconductor wafer and a related structure. In various embodiments, a method includes: placing a probe on a first chip on the semiconductor wafer; testing a scribe line automatic built-in self-test (ABIST) for the first chip to search for a fault; progressively testing a subsequent scribe line ABIST for a subsequent chip on the semiconductor wafer in response to determining the ABIST for the first chip does not indicate the fault; moving the probe point to the subsequent chip and retesting the subsequent scribe line ABIST in response to determining the ABIST for the subsequent chip indicates a fault; and testing a further subsequent scribe line ABIST for a further subsequent chip on the semiconductor wafer in response to determining the retesting of the subsequent scribiline ABIST does not indicate a fault in the subsequent scribe line ABIST.
    Type: Application
    Filed: April 10, 2012
    Publication date: October 10, 2013
    Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATION
    Inventors: Yoba Amoah, John J. Ellis-Monaghan, Roger C. Kuo, Molly J. Leitch, Zhihong Zhang