Patents by Inventor Yoichiro Takeuchi
Yoichiro Takeuchi has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).
-
Publication number: 20240262125Abstract: A method for producing a printed material includes forming a color image having an image area ratio of 20% or less on a peripheral edge portion of a recording medium by using a coloring material; providing pressure-induced phase transition particles to a region of the recording medium, the region including the peripheral edge portion; bonding the color image and the pressure-induced phase transition particles onto the recording medium; and folding the recording medium having the color image and the pressure-induced phase transition particles bonded thereon and pressure-bonding the folded recording medium, or pressure-bonding the recording medium having the color image and the pressure-induced phase transition particles bonded thereon and another recording medium placed on top of each other.Type: ApplicationFiled: March 14, 2024Publication date: August 8, 2024Applicant: FUJIFILM Business Innovation Corp.Inventors: Sumiaki YAMASAKI, Sakae TAKEUCHI, Hiroshi SAEGUSA, Yoichiro EMURA, Yoshifumi IIDA, Satoshi KAMIWAKI, Susumu YOSHINO
-
Patent number: 10663495Abstract: An averaging unit includes: a plurality of sensor connectors to which current sensors are detachably connected; an averager that generates an averaged signal for at least two detection voltage signals outputted from the current sensors connected to the sensor connectors; and an outputter that outputs the averaged signal.Type: GrantFiled: July 7, 2016Date of Patent: May 26, 2020Assignee: HIOKI DENKI KABUSHIKI KAISHAInventors: Yoichiro Takeuchi, Hajime Yoda
-
Publication number: 20170016938Abstract: An averaging unit includes: a plurality of sensor connectors to which current sensors are detachably connected; an averager that generates an averaged signal for at least two detection voltage signals outputted from the current sensors connected to the sensor connectors; and an outputter that outputs the averaged signal.Type: ApplicationFiled: July 7, 2016Publication date: January 19, 2017Applicant: HIOKI DENKI KABUSHIKI KAISHAInventors: Yoichiro TAKEUCHI, Hajime YODA
-
Publication number: 20120202110Abstract: According to an embodiment, a nonaqueous electrolyte battery includes a positive electrode, a negative electrode and a nonaqueous electrolytic solution. The nonaqueous electrolytic solution includes LiBF4 as an electrolyte and a phosphate-containing nonaqueous solvent. The negative electrode includes a lithium titanium oxide or a lithium titanium composite oxide as a negative electrode active material.Type: ApplicationFiled: January 30, 2012Publication date: August 9, 2012Applicant: KABUSHIKI KAISHA TOSHIBAInventors: Yoichiro Takeuchi, Shinichiro Kosugi
-
Patent number: 6745533Abstract: The present invention is provided for considerably shortening the construction time of a building that is applied to nuclear power plants. When constructing the building, megablocks having a height that extends to a plurality of floors are produced, and together with combining those megablocks, concrete is poured inside them to form a wall member composed of a megawall structure of steel plate reinforced concrete construction. Alternatively, in addition to the wall megablocks, floor megablocks for forming the floor member of the building are used, and together with combining those megablocks, concrete is poured inside or above them to form a structural member (wall member and floor member) composed of a megawall structure of steel plate reinforced concrete construction.Type: GrantFiled: July 24, 2002Date of Patent: June 8, 2004Assignees: Tokyo Electric Power Company, Inc., Shimizu Construction Co., Ltd.Inventors: Toshio Yamashita, Yoshimasa Tsuchiya, Kazuyuki Nakamura, Kiyoshi Nakamura, Kenji Sekiguchi, Hiroshi Murakami, Nobuaki Miura, Isao Kojima, Sadao Suzuki, Yasuyoshi Shimazaki, Yoichiro Takeuchi, Fumio Fujita
-
Publication number: 20030024202Abstract: The present invention is provided for considerably shortening the construction time of a building that is applied to nuclear power plants. When constructing the building, megablocks having a height that extends to a plurality of floors are produced, and together with combining those megablocks, concrete is poured inside them to form a wall member composed of a megawall structure of steel plate reinforced concrete construction. Alternatively, in addition to the wall megablocks, floor megablocks for forming the floor member of the building are used, and together with combining those megablocks, concrete is poured inside or above them to form a structural member (wall member and floor member) composed of a megawall structure of steel plate reinforced concrete construction.Type: ApplicationFiled: July 24, 2002Publication date: February 6, 2003Applicant: Tokyo Electric Power Company, Inc.Inventors: Toshio Yamashita, Yoshimasa Tsuchiya, Kazuyuki Nakamura, Kiyoshi Nakamura, Kenji Sekiguchi, Hiroshi Murakami, Nobuaki Miura, Isao Kojima, Sadao Suzuki, Yasuyoshi Shimazaki, Yoichiro Takeuchi, Fumio Fujita
-
Patent number: 6219381Abstract: A computer system for sending out and reproducing at a fixed rate a moving picture file encoded by a moving picture compression scheme using interframe prediction is disclosed. In producing a file for rapid feed or reverse rapid feed from the moving picture file, I-pictures are extracted sequentially from the head of the moving picture file for rapid feed and from the trailing end of the moving picture file for reverse rapid feed thereby to reduce the information by the I-pictures. Digits 0s are padded in place of the I-pictures thus reduced and a designated bit rate for reproduction is stored in the header of the picture file, thereby producing a moving picture file for trick play.Type: GrantFiled: May 22, 1998Date of Patent: April 17, 2001Assignee: Kabushiki Kaisha ToshibaInventors: Takaaki Sawada, Yoichiro Takeuchi
-
Patent number: 6128315Abstract: In the distributed control network system, the local control server has a just-in-time compiler with which the user transforms the control for each node described in Java into a code that can be executed on the node at the time of execution. Additionally, the local control server has a functional feature of transforming the protocol so as to make the nodes in its network able to communicate with the nodes in another network having a different protocol. There is also provided means for programming the control to be performed by each node and the flow of processing operations among the nodes in a GUI environment.Type: GrantFiled: December 15, 1997Date of Patent: October 3, 2000Assignee: Kabushiki Kaisha ToshibaInventor: Yoichiro Takeuchi
-
Patent number: 6113651Abstract: The present invention provides a compile method comprising steps of allocating a variable which is living and may be used after processing by an exception processing program, to a register whose contents are not changed in delivery processing, during a period of delivery processing when a flow of processing is delivered to the exception processing program written as a part of the program, in case where the exception occurs within a predetermined range of the program, and generating a code corresponding to the delivery processing.Type: GrantFiled: July 16, 1998Date of Patent: September 5, 2000Assignee: Kabushiki Kaisha ToshibaInventors: Ryuji Sakai, Yoichiro Takeuchi, Masahiro Miura
-
Patent number: 6086622Abstract: A first high-level language source program for a computer of a first architecture is compiled, thereby producing a machine program for a computer of a second architecture. The machine program is decompiled, thereby producing a second high-level language source program which does not depend on any architecture. The second high-level language source program is compiled and linked, thereby producing a first executable load module. Thus, the architecture of the program is converted, and the operation of the machine program is debugged by executing the first executable load module.Type: GrantFiled: April 26, 1994Date of Patent: July 11, 2000Assignee: Kabushiki Kaisha ToshibaInventors: Yayoi Abe, Shinichiro Suzuki, Yoichiro Takeuchi
-
Patent number: 6038631Abstract: In executing indivisible operations to be executed without being interrupted, pseudo-store instructions PST which do not perform data writing are used to perform a check for the presence or absence in a memory of pages necessary for execution of the indivisible operations. In the event of absence of the necessary pages, the necessary pages are pre-stored in the memory. This prevents the generation of page fault interruptions during the execution of an indivisible operation, thereby enabling the indivisible operation to be implemented on a software basis. A disable interrupt instruction is executed prior to the execution of the indivisible operation as required, and data indicating an address of the disable interrupt instruction is preserved in order to return to the disable interrupt instruction.Type: GrantFiled: August 13, 1997Date of Patent: March 14, 2000Assignee: Kabushiki Kaisha ToshibaInventors: Shinichiro Suzuki, Yoichiro Takeuchi, Tadashi Ishikawa, Ikuo Uchihori, Takayuki Yagi
-
Patent number: 5634077Abstract: An information processing system including an operational processing system having a plurality of registers, for executing an operational processing. A storage system having a memory unit, connected to the operational processing system, stores information stored in the registers into an information region in the memory unit. A memory information storing unit stores information on a stored information region within the information region. The stored information region has already stored information. A input unit inputs the information stored in the registers into the memory unit. And a control unit controls the input unit to control inputting the information stored in the registers into the memory unit according to the information on the stored information region of the memory unit.Type: GrantFiled: January 9, 1995Date of Patent: May 27, 1997Assignee: Kabushiki Kaisha ToshibaInventors: Takayuki Yagi, Yoichiro Takeuchi
-
Patent number: 5619704Abstract: According to this invention, when a program requiring an inseparable operation is to be executed, prior to its program processing, an instruction fetch counter setting instruction is executed by an instruction fetch counter setting unit, and a value indicated by the instruction fetch counter setting instruction, i.e., an instruction count required for the program processing, is set in an instruction fetch counter. The instruction fetch counter is counted down by a count down unit every time an instruction is fetched. When an interrupt is generated, an interrupt control unit refers to the instruction fetch counter. When the reference value is "1" or more, the interrupt is inhibited until the value is set to be "0.Type: GrantFiled: October 26, 1995Date of Patent: April 8, 1997Assignee: Kabushiki Kaisha ToshibaInventors: Takayuki Yagi, Yoichiro Takeuchi
-
Patent number: 5471595Abstract: According to this invention, when a program requiring an inseparable operation is to be executed, prior to its program processing, an instruction fetch counter setting instruction is executed by an instruction fetch counter setting unit, and a value indicated by the instruction fetch counter setting instruction, i.e., an instruction count required for the program processing, is set in an instruction fetch counter. The instruction fetch counter is counted down by a count down unit every time an instruction is fetched. When an interrupt is generated, an interrupt control unit refers to the instruction fetch counter. When the reference value is "1" or more, the interrupt is inhibited until the value is set to be "0.Type: GrantFiled: September 16, 1994Date of Patent: November 28, 1995Assignee: Kabushiki Kaisha ToshibaInventors: Takayuki Yagi, Yoichiro Takeuchi
-
Patent number: 5371862Abstract: A program execution control system is provided for a processing unit of a computer. An exclusive register has a plurality of 1-bit flag in which true and false data can be individually set and which can individually specify a flag for determining whether execution of each instruction in the program is canceled or not for each instruction.Type: GrantFiled: February 26, 1992Date of Patent: December 6, 1994Assignee: Kabushiki Kaisha ToshibaInventors: Shinichiro Suzuki, Yoichiro Takeuchi
-
Patent number: 5283891Abstract: An error information saving apparatus of a computer includes at least one arithmetic unit, a plurality of storage units, and a control unit, connected to the storage units and the arithmetic unit, for controlling these units to perform a predetermined pipeline operation, wherein the storage units comprise an arithmetic register file consisting of a plurality of registers each of which can be designated as a destination operand in a statement of an operation instruction, a status flag string consisting of a plurality of flags provided in a one-to-one correspondence with the registers of the arithmetic register file, and a destination register number holding unit for sequentially saving and holding the numbers of destination registers of all operations performed while error interrupt processing generated after occurrence of an error is delayed by a predetermined time interval, each time one of the operations is completed.Type: GrantFiled: August 7, 1992Date of Patent: February 1, 1994Assignee: Kabushiki Kaisha ToshibaInventors: Shinichiro Suzuki, Yoichiro Takeuchi, Ikuo Uchihori, Tadashi Ishikawa, Ryuji Sakai