Patents by Inventor Yong-Gang Xie

Yong-Gang Xie has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 9760027
    Abstract: A scanner routing method for particle removal is disclosed. A dummy wafer coated with a viscosity builder is provided. The dummy wafer is moved, shot by shot, with an immersion scanner. The moving includes moving edge shots in a direction from the outside of the dummy wafer toward the inside of the same. The scanner routing method of the invention is beneficial to remove unnecessary particles or chemicals in the immersion liquid and therefore improve the performance of the product wafer which is subsequently run after the dummy wafer.
    Type: Grant
    Filed: October 17, 2013
    Date of Patent: September 12, 2017
    Assignee: United Microelectronics Corp.
    Inventor: Yong-Gang Xie
  • Publication number: 20150109590
    Abstract: A scanner routing method for particle removal is disclosed. A dummy wafer coated with a viscosity builder is provided. The dummy wafer is moved, shot by shot, with an immersion scanner. The said moving includes moving edge shots in a direction from the outside of the dummy wafer toward the inside of the same. The scanner routing method of the invention is beneficial to remove unnecessary particles or chemicals in the immersion liquid and therefore improve the performance of the product wafer which is subsequently run after the dummy wafer.
    Type: Application
    Filed: October 17, 2013
    Publication date: April 23, 2015
    Applicant: United Microelectronics Corp.
    Inventor: Yong-Gang Xie
  • Patent number: 8884402
    Abstract: A circuit layout structure includes a wafer having at least a cell region and a scribe line region defined thereon, a metal pattern formed in a first insulating layer in the scribe line region, a second insulating layer and a hard mask layer formed on the metal pattern and the first insulating layer, and at least a dummy pattern formed in the second insulating layer and the hard mask layer in the scribe line region. The dummy pattern has a transmission rate between 0% and 1%.
    Type: Grant
    Filed: April 28, 2010
    Date of Patent: November 11, 2014
    Assignee: United Microelectronics Corp.
    Inventors: Yong-Gang Xie, Yu-Neng Cheng, Ting Song Chen
  • Patent number: 8592229
    Abstract: A method for forming a dual damascene structure is disclosed. First a substrate is provided. There are an etching stop layer and an interlayer dielectric layer disposed on the substrate in order. The interlayer dielectric layer has a thickness A. Second, the interlayer dielectric layer is patterned to form a first opening. Later, a photo resist layer with a thickness B is formed on the interlayer dielectric layer. Then, the photo resist layer is patterned by a light source to construct a patterned photo resist layer. Later, the interlayer dielectric layer is again patterned by the patterned photo resist to pattern the interlayer dielectric layer to construct a second opening on the first opening by means of a light source and the photo resist layer so as to form a dual damascene structure. The light source has a periodic parameter C so that (A+B)/C?X/2, where X is an odd number.
    Type: Grant
    Filed: October 2, 2008
    Date of Patent: November 26, 2013
    Assignee: United Microelectronics Corp.
    Inventor: Yong-Gang Xie
  • Publication number: 20110266032
    Abstract: A circuit layout structure includes a wafer having at least a cell region and a scribe line region defined thereon, a metal pattern formed in a first insulating layer in the scribe line region, a second insulating layer and a hard mask layer formed on the metal pattern and the first insulating layer, and at least a dummy pattern formed in the second insulating layer and the hard mask layer in the scribe line region. The dummy pattern has a transmission rate between 0% and 1%.
    Type: Application
    Filed: April 28, 2010
    Publication date: November 3, 2011
    Inventors: Yong-Gang Xie, Yu-Neng Cheng, Ting Song Chen
  • Publication number: 20100087018
    Abstract: A method for forming a dual damascene structure is disclosed. First a substrate is provided. There are an etching stop layer and an interlayer dielectric layer disposed on the substrate in order. The interlayer dielectric layer has a thickness A. Second, the interlayer dielectric layer is patterned to form a first opening. Later, a photo resist layer with a thickness B is formed on the interlayer dielectric layer. Then, the photo resist layer is patterned by a light source to construct a patterned photo resist layer. Later, the interlayer dielectric layer is again patterned by the patterned photo resist to pattern the interlayer dielectric layer to construct a second opening on the first opening by means of a light source and the photo resist layer so as to form a dual damascene structure. The light source has a periodic parameter C so that (A+B)/C?X/2, where X is an odd number.
    Type: Application
    Filed: October 2, 2008
    Publication date: April 8, 2010
    Inventor: Yong-Gang Xie