Patents by Inventor Yong H. Jiang

Yong H. Jiang has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20150341634
    Abstract: Techniques and mechanisms for processing portions of an audio-video data stream. In an embodiment, a device operates in a first mode to download via a network first data of an AV stream, the first data encoded according to a first coding scheme. Based on a current state of the network, the device may transition to a second mode to download second data of the AV stream which is encoded according to a second coding scheme. In another embodiment, only one of the first coding scheme and the second coding scheme supports a scalability feature. The device further evaluates the first downloaded data and the second downloaded data to determine whether other AV data is to be downloaded to mitigate a change in a quality of experience for a resulting AV display.
    Type: Application
    Filed: October 16, 2013
    Publication date: November 26, 2015
    Inventor: Yong H. Jiang
  • Patent number: 7348820
    Abstract: A method of controlling a delay-locked loop (DLL) module is disclosed. The method includes the steps of receiving a clock signal, comparing the received clock signal with a reference clock signal to determine whether a required phase difference between the signals is within specified tolerances, producing a correction signal when the required phase difference between the received clock and reference clock signals is not within the specified tolerances, utilizing the correction signal to change a delay setting and forwarding the correction signal to slave DLL modules in communication with the DLL module. The comparing, producing, utilizing and forwarding steps are performed only after a period of time has elapsed from a prior incidence of the comparing, producing, utilizing and forwarding steps, where the period of time is sufficient to allow the DLL to settle and no extraneous results are produced.
    Type: Grant
    Filed: August 29, 2006
    Date of Patent: March 25, 2008
    Assignee: Broadcom Corporation
    Inventor: Yong H. Jiang
  • Patent number: 7132866
    Abstract: A method of controlling a delay-locked loop (DLL) module is disclosed. The method includes the steps of receiving a clock signal, comparing the received clock signal with a reference clock signal to determine whether a required phase difference between the signals is within specified tolerances, producing a correction signal when the required phase difference between the received clock and reference clock signals is not within the specified tolerances, utilizing the correction signal to change a delay setting and forwarding the correction signal to slave DLL modules in communication with the DLL module. The comparing, producing, utilizing and forwarding steps are performed only after a period of time has elapsed from a prior incidence of the comparing, producing, utilizing and forwarding steps, where the period of time is sufficient to allow the DLL to settle and no extraneous results are produced.
    Type: Grant
    Filed: May 14, 2004
    Date of Patent: November 7, 2006
    Assignee: Broadcom Corporation
    Inventor: Yong H. Jiang
  • Patent number: 7064592
    Abstract: A method of setting a delay offset in slave Delay-Locked Loop (DLL) modules by a master DLL module is disclosed. The method includes determining whether a delay tap value needs to be adjusted based on a comparison with a reference clock signal, calculating a delay offset value to correct the delay tap value, repeating the determining and calculating steps a predetermined number of times and forwarding a representative value of the calculated delay offset values. The representative value is determined through a comparison between all of the calculated delay offset values obtained in the repeating step.
    Type: Grant
    Filed: May 14, 2004
    Date of Patent: June 20, 2006
    Assignee: Broadcom Corporation
    Inventor: Yong H. Jiang
  • Publication number: 20050046453
    Abstract: A method of controlling a delay-locked loop (DLL) module is disclosed. The method includes the steps of receiving a clock signal, comparing the received clock signal with a reference clock signal to determine whether a required phase difference between the signals is within specified tolerances, producing a correction signal when the required phase difference between the received clock and reference clock signals is not within the specified tolerances, utilizing the correction signal to change a delay setting and forwarding the correction signal to slave DLL modules in communication with the DLL module. The comparing, producing, utilizing and forwarding steps are performed only after a period of time has elapsed from a prior incidence of the comparing, producing, utilizing and forwarding steps, where the period of time is sufficient to allow the DLL to settle and no extraneous results are produced.
    Type: Application
    Filed: May 14, 2004
    Publication date: March 3, 2005
    Inventor: Yong H. Jiang
  • Patent number: 5943288
    Abstract: A write control circuit and method for an asynchronous SRAM that minimizes the write address hold time required to prevent data from being written to incorrect addresses in the memory. The write control circuit temporarily disables a write circuit in the memory whenever the memory address changes. The delay of the write control circuit from input to output is shorter than the delay of a decoder in the memory.
    Type: Grant
    Filed: October 31, 1997
    Date of Patent: August 24, 1999
    Assignee: Integrated Silicon Solution, Inc.
    Inventor: Yong H. Jiang
  • Patent number: 5940337
    Abstract: A self timed memory address control circuit is described. A Y address signal is pre-decoded and then latched. Address transition detection circuits coupled to X and Y address lines output a pulse to an equalization circuit whenever one of the corresponding address signals change. The WEB address detection circuit outputs a pulse when the WEB signal switches high. When the equalization circuit receives one of these pulses it generates an output pulse to an equalization transistor that is coupled between two local I/O bus lines. The equalization circuit output pulse turns on this transistor to equalize the local I/O bus lines so as to prevent data from being written with them. The equalization circuit also outputs a pulse to a clock generator circuit. The clock generator circuit generates a clock signal which clocks the latch. This causes the latch to couple the pre-decoded output signals to a decoder. The decoder then combines the pre-decoded address signals with other control signals.
    Type: Grant
    Filed: October 23, 1997
    Date of Patent: August 17, 1999
    Assignee: Integrated Silicon Solution, Inc.
    Inventor: Yong H. Jiang
  • Patent number: 5852379
    Abstract: A tunable phase generator is disclosed suitable for use in integrated circuits. The phase generator includes a delay element wherein passive resistors and conductors are employed to provide relatively constant delays despite changes in operating temperatures and voltages. The phase generator is driven by a clock signal and generates therefrom a self-resettable output signal pulse with a selectable pulse width no longer than the width of the clock signal. The variable widths are provided by varying the delays of the delay elements and adding combinational logic between respective delay elements and at the input and output of the phase generator that ensure that, in most situations, the output signal pulse is reset after a delay that is independent of the pulse width of the clock signal. Delays are lengthened by decreasing the current available to a delay element for charging the capacitors.
    Type: Grant
    Filed: May 9, 1997
    Date of Patent: December 22, 1998
    Assignee: Integrated Silicon Solution Inc.
    Inventor: Yong H. Jiang
  • Patent number: 5848022
    Abstract: A novel address enable circuit for use in a synchronous memory that includes a memory core. The address enable circuit includes an address latching circuit that outputs a synchronized address and latches a pre-decoded address when an input clock signal transitions from a first logical level to a second logical level so that the synchronized address identifies the pre-decoded address. The address enable circuit also includes a reset circuit that generates a reset signal that (1) does not indicate a reset when the latched chip enable signal indicates that the memory has been selected while the clock signal is at the second logical level, (2) indicates a reset when the latched chip enable signal indicates that the memory has not been selected while the clock signal is at the second logical level, and (3) does not indicate a reset while the clock signal is at the first logical level.
    Type: Grant
    Filed: May 2, 1997
    Date of Patent: December 8, 1998
    Assignee: Integrated Silicon Solution Inc.
    Inventor: Yong H. Jiang
  • Patent number: 5844428
    Abstract: A novel driver circuit is disclosed that is used for driving a logic voltage sensed by a sensing amplifier of a memory onto a data line of the memory. The driver circuit is responsive to first sensing signals and second sensing signals that are delayed with respect to the first sensing signals. When the first and second sensing signals indicate that equalization is occuring in the sensing amplifier, the driver circuit latches the data line logic voltage on the data line without any false transitions or glitches occuring on the data line. In addition, the driver circuit becomes self biased when the first sensing signals indicate that sensing is occuring in the sensing amplifier but the second sensing signals indicate that equalization is still occuring. This is done to minimize the voltage swing in the driver circuit when the sensed logic voltage is driven onto the data line while both the first and second sensing signals indicate that sensing is occuring.
    Type: Grant
    Filed: May 2, 1997
    Date of Patent: December 1, 1998
    Assignee: Integrated Silicon Solution Inc.
    Inventor: Yong H. Jiang
  • Patent number: 5812482
    Abstract: A wordline wakeup circuit for use in a static memory responsive to an external clock signal and chip enable signals provided by a controller/microprocessor to perform a memory operation on the static memory. The wordline wakeup circuit receives a global clock (GCLK) signal generated by memory control circuitry from the external clock signal and a word line enable (WLEN) signal asserted by the control circuitry when the chip enables indicate a pending memory operation. The wordline wakeup circuit asserts a wordline wakeup signal (LWLEN) signal as soon as possible after the GCLK signal goes high. The LWLEN signal when asserted activates decoder circuity to assert wordlines as necessary to perform the memory operation. If the WLEN signal is provided, the wordline wakeup circuit keeps the LWLEN signal high for at least the high portion of the GCLK signal, enabling the decoder to execute the memory operation, if the WLEN signal is not provided, the wordline wakeup circuit drops the LWLEN signal.
    Type: Grant
    Filed: November 13, 1996
    Date of Patent: September 22, 1998
    Assignee: Integrated Silicon Solution Inc.
    Inventors: Yong H. Jiang, Steve Lim
  • Patent number: 5774471
    Abstract: A multi-location word line repair circuit is described that can be employed in a static memory including a plurality of sub-arrays responsive to respective sets of global word lines (GWL). Included in the repair circuit is a redundant word line (WL) decoder that stores and subsequently decodes the address of a defective global word line to be repaired. A selector circuit coupled to the redundant WL decoder is activated whenever the decoder decodes the stored address of the defective GWL from the memory address lines. When this occurs, the selector circuit activates at least one redundant global word line to repair the defective global word line within a selected group of global word lines that can include any combination of the respective sets of GWLs that are provided to the plurality of sub-arrays. To prevent the defective GWL from interfering with a memory operation being performed by the substitute RWL, a deselector circuit disables the defective global word line within the selected group of word lines.
    Type: Grant
    Filed: December 17, 1996
    Date of Patent: June 30, 1998
    Assignee: Integrated Silicon Solution Inc.
    Inventor: Yong H. Jiang
  • Patent number: 5602502
    Abstract: A power-on detection circuit for detecting when a supply output voltage exceeds a predetermined level. According to a present embodiment, the power-on detection circuit generally comprises a pull-up transistor, a pull-down transistor, and an inverter. The pull-up transistor and the pull-down transistor are commonly coupled to a node for biasing the node to a first voltage, and the inverter has its input coupled to receive the first voltage. The inverter indicates that the supply output voltage is less than the predetermined level when the first voltage is greater than a trip voltage of the inverter. The inverter indicates that the supply output voltage exceeds the predetermined level when the first voltage is less than the trip voltage of the inverter.
    Type: Grant
    Filed: September 29, 1995
    Date of Patent: February 11, 1997
    Assignee: Intel Corporation
    Inventor: Yong H. Jiang