Patents by Inventor Yong-mo Choi

Yong-mo Choi has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20110181557
    Abstract: A display substrate includes a base substrate, a first insulating layer formed on a base substrate, a pixel including a pixel electrode having the first insulating layer, and a circuit including a circuit transistor disposed on a peripheral area to drive the pixel. The pixel includes a first channel formed on the base substrate having the first insulating layer formed thereon. The first channel includes a poly-silicon layer, a first source electrode and a first drain electrode formed on the first channel that are spaced apart from each other, and a first gate electrode formed on the first source electrode and the first drain electrode corresponding to the first channel which is formed of the transparent conductive material. The poly-silicon layer is formed at a front channel portion of the first channel proximal to the first gate electrode through the first gate electrode.
    Type: Application
    Filed: October 8, 2010
    Publication date: July 28, 2011
    Inventors: HYUNG-JUN KIM, Sung-Haeng Cho, Yong-Mo Choi
  • Publication number: 20110124163
    Abstract: A manufacturing method of a thin film transistor (TFT) includes forming a gate electrode including a metal that can be combined with silicon to form silicide on a substrate and forming a gate insulation layer by supplying a gas which includes silicon to the gate electrode at a temperature below about 280° C. The method further includes forming a semiconductor on the gate insulation layer, forming a data line and a drain electrode on the semiconductor and forming a pixel electrode connected to the drain electrode.
    Type: Application
    Filed: February 3, 2011
    Publication date: May 26, 2011
    Inventors: Byoung-June KIM, Jae-Ho Choi, Chang-Oh Jeong, Sung-Hoon Yang, Je-Hun Lee, Do-Hyun Kim, Hwa-Yeul Oh, Yong-Mo Choi
  • Publication number: 20110057194
    Abstract: A thin film transistor array panel, in which a middle storage electrode and a storage electrode overlapping a drain electrode of a thin film transistor thereby forming a storage capacitance are formed. Accordingly, sufficient storage capacitance may be formed without a decrease of the aperture ratio and light transmittance of a liquid crystal display. Also, the capacitance may be sufficiently formed through the connecting member connected to a gate metal layer.
    Type: Application
    Filed: November 16, 2010
    Publication date: March 10, 2011
    Inventors: DONG-GYU KIM, Sung-Haeng Cho, Hyung-Jun Kim, Sung-Ryul Kim, Yong-Mo Choi
  • Patent number: 7902553
    Abstract: A manufacturing method of a thin film transistor (TFT) includes forming a gate electrode including a metal that can be combined with silicon to form silicide on a substrate and forming a gate insulation layer by supplying a gas which includes silicon to the gate electrode at a temperature below about 280° C. The method further includes forming a semiconductor on the gate insulation layer, forming a data line and a drain electrode on the semiconductor and forming a pixel electrode connected to the drain electrode.
    Type: Grant
    Filed: October 31, 2007
    Date of Patent: March 8, 2011
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Byoung-June Kim, Jae-Ho Choi, Chang-Oh Jeong, Sung-Hoon Yang, Je-Hun Lee, Do-Hyun Kim, Hwa-Yeul Oh, Yong-Mo Choi
  • Patent number: 7847291
    Abstract: A display substrate includes; a substrate, a gate electrode arranged on the substrate, a semiconductor pattern arranged on the gate electrode, a source electrode arranged on the semiconductor pattern, a drain electrode arranged on the semiconductor pattern and spaced apart from the source electrode, an insulating layer arranged on, and substantially covering, the source electrode and the drain electrode to cover the source electrode and the drain electrode, a conductive layer pattern arranged on the insulating layer and overlapped aligned with the semiconductor pattern, a pixel electrode electrically connected to the drain electrode, and a storage electrode arranged on the substrate and overlapped overlapping with the pixel electrode, the storage electrode being electrically connected to the conductive layer pattern.
    Type: Grant
    Filed: June 17, 2009
    Date of Patent: December 7, 2010
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Kap-Soo Yoon, Sung-Hoon Yang, Sung-Ryul Kim, O-Sung Seo, Hwa-Yeul Oh, Jae-Ho Choi, Seong-Hun Kim, Yong-Mo Choi
  • Patent number: 7838886
    Abstract: A thin film transistor array panel, in which a middle storage electrode and a storage electrode overlapping a drain electrode of a thin film transistor thereby forming a storage capacitance are formed. Accordingly, sufficient storage capacitance may be formed without a decrease of the aperture ratio and fight transmittance of a liquid crystal display. Also, the capacitance may be sufficiently formed through the connecting member connected to a gate metal layer.
    Type: Grant
    Filed: March 11, 2009
    Date of Patent: November 23, 2010
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Dong-Gyu Kim, Sung-Haeng Cho, Hyung-Jun Kim, Sung-Ryul Kim, Yong-Mo Choi
  • Publication number: 20100270552
    Abstract: A protrusion of dry-etched pattern of a thin film transistor substrate generated due to a difference between isotropy of wet etching and anisotropy of dry etching is removed by forming a plating part on a surface of the wet etched pattern through an electroless plating method. If the plating part is formed on a data pattern layer of the substrate, the width or the thickness of the data pattern layer may be increased without loss of aperture ratio, the channel length of the semiconductor layer may be reduced under the limit according to the stepper resolution and the protrusion part of the semiconductor layer may be removed. As a result, the aperture ratio may be increased, the resistance may be reduced, and the driving margin may be increased due to rising of the ion current. Furthermore, the so-called water-fall noise phenomenon may be eliminated.
    Type: Application
    Filed: September 30, 2009
    Publication date: October 28, 2010
    Inventors: Ki-Yong Song, Sung-Haeng Cho, Jae-Hong Kim, Sung-Hen Cho, Yong-Mo Choi, Hyung-Jun Kim, Sung-Ryul Kim, Byeong-Hoon Cho, O-Sung Seo, Seong-Hun Kim
  • Publication number: 20100148182
    Abstract: A thin film transistor (TFT) substrate is provided in which a sufficiently large contact area between conductive materials is provided in a contact portion and a method of fabricating the TFT substrate. The TFT substrate includes a gate interconnection line formed on an insulating substrate, a gate insulating layer covering the gate interconnection line, a semiconductor layer arranged on the gate insulating layer, a data interconnection line including a data line, a source electrode and a drain electrode formed on the semiconductor layer, a first passivation layer formed on the data interconnection line and exposing the drain electrode, a second passivation layer formed on the first passivation film and a pixel electrode electrically connected to the drain electrode. An outer sidewall of the second passivation layer is positioned inside an outer sidewall of the first passivation layer.
    Type: Application
    Filed: April 24, 2009
    Publication date: June 17, 2010
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Hong-Kee CHIN, Sang-Gab KIM, Woong-Kwon KIM, Yong-Mo CHOI, Seung-Ha CHOI, Shin-Il CHOI, Ho-Jun LEE, Jung-Suk BANG, Yu-Gwang JEONG
  • Publication number: 20100062574
    Abstract: A TFT includes a gate electrode, an active layer, a source electrode, a drain electrode, and a buffer layer. The gate electrode is formed on the substrate; the active layer is formed on the gate electrode. The source and drain electrodes, formed on the active layer, are separated by a predetermined distance. The buffer layer is formed between the active layer and the source and drain electrodes. The buffer layer has a substantially continuously varying content ratio corresponding to a buffer layer thickness. The buffer layer is formed to suppress oxidation of the active layer, and reduce contact resistance.
    Type: Application
    Filed: October 22, 2009
    Publication date: March 11, 2010
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Byoung-June KIM, Sung-Hoon Yang, Min-Seok Oh, Jae-Ho Choi, Yong-Mo Choi
  • Publication number: 20100051957
    Abstract: A thin film transistor array panel, in which a middle storage electrode and a storage electrode overlapping a drain electrode of a thin film transistor thereby forming a storage capacitance are formed. Accordingly, sufficient storage capacitance may be formed without a decrease of the aperture ratio and fight transmittance of a liquid crystal display. Also, the capacitance may be sufficiently formed through the connecting member connected to a gate metal layer.
    Type: Application
    Filed: March 11, 2009
    Publication date: March 4, 2010
    Inventors: Dong-Gyu KIM, Sung-Haeng CHO, Hyung-Jun KIM, Sung-Ryul KIM, Yong-Mo CHOI
  • Publication number: 20100006835
    Abstract: A display substrate includes; a substrate, a gate electrode arranged on the substrate, a semiconductor pattern arranged on the gate electrode, a source electrode arranged on the semiconductor pattern, a drain electrode arranged on the semiconductor pattern and spaced apart from the source electrode, an insulating layer arranged on, and substantially covering, the source electrode and the drain electrode to cover the source electrode and the drain electrode, a conductive layer pattern arranged on the insulating layer and overlapped aligned with the semiconductor pattern, a pixel electrode electrically connected to the drain electrode, and a storage electrode arranged on the substrate and overlapped overlapping with the pixel electrode, the storage electrode being electrically connected to the conductive layer pattern.
    Type: Application
    Filed: June 17, 2009
    Publication date: January 14, 2010
    Applicant: SAMSUNG ELECTRONICS CO., LTD
    Inventors: Kap-Soo YOON, Sung-Hoon YANG, Sung-Ryul KIM, O-Sung SEO, Hwa-Yeul OH, Jae-Ho CHOI, Seong-Hun KIM, Yong-Mo CHOI
  • Patent number: 7615867
    Abstract: A TFT includes a gate electrode, an active layer, a source electrode, a drain electrode, and a buffer layer. The gate electrode is formed on the substrate; the active layer is formed on the gate electrode. The source and drain electrodes, formed on the active layer, are separated by a predetermined distance. The buffer layer is formed between the active layer and the source and drain electrodes. The buffer layer has a substantially continuously varying content ratio corresponding to a buffer layer thickness. The buffer layer is formed to suppress oxidation of the active layer, and reduce contact resistance.
    Type: Grant
    Filed: October 3, 2006
    Date of Patent: November 10, 2009
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Byoung-June Kim, Sung-Hoon Yang, Min-Seok Oh, Jae-Ho Choi, Yong-Mo Choi
  • Publication number: 20090251656
    Abstract: A display substrate includes a soda-lime glass substrate, a barrier pattern, and first, second and third conductive patterns. The soda-lime glass substrate has a pixel area. The first conductive pattern includes a gate line formed on the soda-lime glass substrate and from a first conductive layer. The barrier pattern is formed between the first conductive pattern and the soda-lime glass substrate. The second conductive pattern includes a data line crossing the gate line. The data line is formed on the first conductive pattern and from a second conductive layer. The third conductive pattern includes a pixel electrode formed in the pixel area of the soda-lime glass substrate. The pixel electrode is formed on the second conductive pattern and from a third conductive layer.
    Type: Application
    Filed: February 24, 2009
    Publication date: October 8, 2009
    Inventors: Bong-Kyu Shin, Seung-Jae Jung, Sang-Uk Lim, Sang-Woo Whangbo, Jae-Ho Choi, Hwa-Yeul Oh, Yong-Mo Choi
  • Patent number: 7598159
    Abstract: A method of fabricating a thin film transistor substrate includes forming a gate wiring on an insulating substrate and forming a gate insulating layer on the gate wiring; performing a first hydrogen plasma treatment with respect to the gate insulating layer; forming a first active layer with a first thickness at a first deposition rate on the gate insulating layer; performing a second hydrogen plasma treatment with respect to the first active layer; and forming a second active layer with a second thickness greater than the first thickness at a second deposition rate greater than the first deposition rate, on the first active layer.
    Type: Grant
    Filed: May 9, 2007
    Date of Patent: October 6, 2009
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Hwa-yeul Oh, Byoung-june Kim, Sung-hoon Yang, Jae-ho Choi, Yong-mo Choi, Girotra Kunal
  • Publication number: 20090242881
    Abstract: A thin film transistor substrate includes an insulating plate; a gate electrode disposed on the insulating plate; a semiconductor layer comprising a metal oxide, wherein the metal oxide has oxygen defects of less than or equal to 3%, and wherein the metal oxide comprises about 0.01 mole/cm3 to about 0.3 mole/cm3 of a 3d transition metal; a gate insulating layer disposed between the gate electrode and the semiconductor layer; and a source electrode and a drain electrode disposed on the semiconductor layer. Also described is a display substrate. The metal oxide has oxygen defects of less than or equal to 3%, and is doped with about 0.01 mole/cm3 to about 0.3 mole/cm3 of 3d transition metal. The metal oxide comprises indium oxide or titanium oxide. The 3d transition metal includes at least one 3d transition metal selected from the group consisting of chromium, cobalt, nickel, iron, manganese, and mixtures thereof.
    Type: Application
    Filed: August 25, 2008
    Publication date: October 1, 2009
    Applicant: SAMSUNG ELECTRONICS CO., LTD
    Inventors: Kap-Soo YOON, Sung-Hoon YANG, Byoung-June KIM, Czang-Ho LEE, Sung-Ryul KIM, Hwa-Yeul OH, Jae-Ho CHOI, Yong-Mo CHOI
  • Publication number: 20090185126
    Abstract: Provided are a metal line, a method of forming the same, and a display using the same. To increase resistance of a metal line having a multilayered structure of CuO/Cu and prevent blister formation, a plasma treatment is performed using a nitrogen-containing gas and a silicon-containing gas or using a hydrogen or argon as and the silicon-containing gas. Accordingly, a plasma treatment layer such as a SiNx or Si layer is thinly formed on the copper layer, thereby preventing an increase in resistance of the copper layer and also preventing blister formation caused by the damage of a copper oxide layer. Consequently, it is possible to improve the reliability of a copper line and thus enhance the reliability of a device.
    Type: Application
    Filed: December 10, 2008
    Publication date: July 23, 2009
    Inventors: Sung Ryul Kim, Yong-Mo Choi, Sung-Hoon Yang, Hwa-Yeul Oh, Kap-Soo Yoon, Jae-Ho Choi, Seong-Hun Kim
  • Publication number: 20090180045
    Abstract: Provided are a display substrate and a display device including the same. The display substrate includes: gate wiring; a first semiconductor pattern formed on the gate wiring and having a first energy bandgap; a second semiconductor pattern formed on the first semiconductor pattern and having a second energy bandgap which is greater than the first energy bandgap; data wiring formed on the first semiconductor pattern; and a pixel electrode electrically connected to the data wiring. Because the second energy bandgap is larger than the first energy bandgap, a quantum well is formed in the first semiconductor pattern, enhancing electron mobility therein.
    Type: Application
    Filed: January 13, 2009
    Publication date: July 16, 2009
    Inventors: Kap-Soo Yoon, Sung-Hoon Yang, Sung-Ryul Kim, Hwa-Yeul Oh, Jae-Ho Choi, Yong-Mo Choi
  • Publication number: 20090167974
    Abstract: A display substrate, a display device including the display substrate, and a method of fabricating the display substrate are provided. The display substrate includes a gate electrode; a gate-insulating layer disposed on the gate electrode; an oxide semiconductor pattern disposed on the gate-insulating layer; a source electrode disposed on the oxide semiconductor pattern; and a drain electrode disposed on the oxide semiconductor pattern and separated from the source electrode, wherein at least one portion of at least one of the gate-insulating layer or the oxide semiconductor pattern is plasma-processed.
    Type: Application
    Filed: October 30, 2008
    Publication date: July 2, 2009
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Jae-ho CHOI, Sung-hoon YANG, Kap-soo YOON, Sung-ryul KIM, Hwa-yeul OH, Yong-mo CHOI
  • Publication number: 20090152553
    Abstract: A thin-film transistor (TFT) includes a gate electrode, a semiconductor pattern, a source electrode, and a drain electrode. The semiconductor pattern includes an active layer being overlapped with the gate electrode and a low band gap portion having a lower energy band gap than the active layer. The source and drain electrodes are spaced apart from each other to be overlapped with the semiconductor pattern. Therefore, the semiconductor pattern includes a low band gap portion having a lower energy band gap than the active layer, so that electron mobility may be increased in a channel formed along the low band gap portion so that electric characteristics of the TFT may be enhanced.
    Type: Application
    Filed: August 8, 2008
    Publication date: June 18, 2009
    Inventors: Kap-Soo YOON, Sung-Hoon Yang, Sung-Ryul Kim, Hwa-Yeul Oh, Jae-Ho Choi, Yong-Mo Choi
  • Publication number: 20080258143
    Abstract: A method of manufacturing a thin film transistor (“TFT”) substrate includes forming a first conductive pattern group including a gate electrode on a substrate, forming a gate insulating layer on the first conductive pattern group, forming a semiconductor layer and an ohmic contact layer on the gate insulating layer by patterning an amorphous silicon layer and an oxide semiconductor layer, forming a second conductive pattern group including a source electrode and a drain electrode on the ohmic contact layer by patterning a data metal layer, forming a protection layer including a contact hole on the second conductive pattern group, and forming a pixel electrode on the contact hole of the protection layer. The TFT substrate including the ohmic contact layer formed of an oxide semiconductor is further provided.
    Type: Application
    Filed: April 10, 2008
    Publication date: October 23, 2008
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Sung-Ryul KIM, Sung-Hoon YANG, Byoung-June KIM, Czang-Ho LEE, Jae-Ho CHOI, Hwa-Yeul OH, Yong-Mo CHOI