Patents by Inventor Yoon Chin

Yoon Chin has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20220230972
    Abstract: Embodiments include semiconductor device packages and methods of forming such packages. In an embodiment, the package may include a die-side reinforcement layer with a cavity formed through the die-side reinforcement layer. A die having a first side and an opposite second side comprising a device side may be positioned in the cavity with the first side of the die being substantially coplanar with a first side of the die-side reinforcement layer. In an embodiment, a build-up structure may be coupled to a second side of the die. Embodiments include a build-up structure that includes a plurality of alternating layers of patterned conductive material and insulating material.
    Type: Application
    Filed: April 6, 2022
    Publication date: July 21, 2022
    Inventors: Digvijay A. RAORANE, Ian En Yoon CHIN, Daniel N. SOBIESKI
  • Patent number: 11322457
    Abstract: Embodiments include semiconductor device packages and methods of forming such packages. In an embodiment, the package may include a die-side reinforcement layer with a cavity formed through the die-side reinforcement layer. A die having a first side and an opposite second side comprising a device side may be positioned in the cavity with the first side of the die being substantially coplanar with a first side of the die-side reinforcement layer. In an embodiment, a build-up structure may be coupled to a second side of the die. Embodiments include a build-up structure that includes a plurality of alternating layers of patterned conductive material and insulating material.
    Type: Grant
    Filed: April 15, 2020
    Date of Patent: May 3, 2022
    Assignee: Intel Corporation
    Inventors: Digvijay A. Raorane, Ian En Yoon Chin, Daniel N. Sobieski
  • Publication number: 20200251426
    Abstract: Embodiments include semiconductor device packages and methods of forming such packages. In an embodiment, the package may include a die-side reinforcement layer with a cavity formed through the die-side reinforcement layer. A die having a first side and an opposite second side comprising a device side may be positioned in the cavity with the first side of the die being substantially coplanar with a first side of the die-side reinforcement layer. In an embodiment, a build-up structure may be coupled to a second side of the die. Embodiments include a build-up structure that includes a plurality of alternating layers of patterned conductive material and insulating material.
    Type: Application
    Filed: April 15, 2020
    Publication date: August 6, 2020
    Inventors: Digvijay A. RAORANE, Ian En Yoon CHIN, Daniel N. SOBIESKI
  • Patent number: 10658307
    Abstract: Embodiments include semiconductor device packages and methods of forming such packages. In an embodiment, the package may include a die-side reinforcement layer with a cavity formed through the die-side reinforcement layer. A die having a first side and an opposite second side comprising a device side may be positioned in the cavity with the first side of the die being substantially coplanar with a first side of the die-side reinforcement layer. In an embodiment, a build-up structure may be coupled to a second side of the die. Embodiments include a build-up structure that includes a plurality of alternating layers of patterned conductive material and insulating material.
    Type: Grant
    Filed: April 9, 2018
    Date of Patent: May 19, 2020
    Assignee: Intel Corporation
    Inventors: Digvijay A. Rorane, Ian En Yoon Chin, Daniel N. Sobieski
  • Publication number: 20180301423
    Abstract: Embodiments include semiconductor device packages and methods of forming such packages. In an embodiment, the package may include a die-side reinforcement layer with a cavity formed through the die-side reinforcement layer. A die having a first side and an opposite second side comprising a device side may be positioned in the cavity with the first side of the die being substantially coplanar with a first side of the die-side reinforcement layer. In an embodiment, a build-up structure may be coupled to a second side of the die. Embodiments include a build-up structure that includes a plurality of alternating layers of patterned conductive material and insulating material.
    Type: Application
    Filed: April 9, 2018
    Publication date: October 18, 2018
    Inventors: Digvijay A. RORANE, Ian En Yoon CHIN, Daniel N. SOBIESKI
  • Patent number: 9941219
    Abstract: Embodiments include semiconductor device packages and methods of forming such packages. In an embodiment, the package may include a die-side reinforcement layer with a cavity formed through the die-side reinforcement layer. A die having a first side and an opposite second side comprising a device side may be positioned in the cavity with the first side of the die being substantially coplanar with a first side of the die-side reinforcement layer. In an embodiment, a build-up structure may be coupled to a second side of the die. Embodiments include a build-up structure that includes a plurality of alternating layers of patterned conductive material and insulating material.
    Type: Grant
    Filed: September 19, 2014
    Date of Patent: April 10, 2018
    Assignee: Intel Corporation
    Inventors: Digvijay A. Rorane, Ian En Yoon Chin, Daniel N. Sobieski
  • Publication number: 20160086894
    Abstract: Embodiments include semiconductor device packages and methods of forming such packages. In an embodiment, the package may include a die-side reinforcement layer with a cavity formed through the die-side reinforcement layer. A die having a first side and an opposite second side comprising a device side may be positioned in the cavity with the first side of the die being substantially coplanar with a first side of the die-side reinforcement layer. In an embodiment, a build-up structure may be coupled to a second side of the die. Embodiments include a build-up structure that includes a plurality of alternating layers of patterned conductive material and insulating material.
    Type: Application
    Filed: September 19, 2014
    Publication date: March 24, 2016
    Inventors: DIGVIJAY A. RORANE, Ian En Yoon Chin, Daniel N. Sobieski
  • Publication number: 20090016036
    Abstract: Conductors of a printed circuit board have conductive flanges between pads and traces. In one embodiment, the flange has a maximum width at least one half the maximum width of the pad. It is believed that such an arrangement can significantly reduce fractures or other damage to the conductors of the printed circuit board that may result from stress applied to the board during testing or further assembly operations. Other embodiments are described and claimed.
    Type: Application
    Filed: July 13, 2007
    Publication date: January 15, 2009
    Inventors: Shaw Fong WONG, Ian En Yoon CHIN, Wei Keat LOH
  • Publication number: 20050138042
    Abstract: This method and system allowed businesses to implement a virtual electronic documents exchange to facilitate business transactions. This system was developed allowing trading partners to upload or exchange electronic documents without any translation or mapping software setup on the local machine. Based on the pre-configured input from the users, the electronic documents can either be distributed and accessed via internet or transmitted to target trading partners with a process identifier performing tasks simultaneously. Users are provided by a standard input and output document templates which closely parallel to the paper based documents. This method allowing businesses to implement costs effective electronic documents exchange as well as providing a mechanism to promote sales.
    Type: Application
    Filed: December 19, 2003
    Publication date: June 23, 2005
    Inventors: Chris Foo, Yoon Chin
  • Publication number: 20030223210
    Abstract: A modular LED circuit board consisting of a circuit board being frangible along a first and second set of intersecting fragmentation lines, the fragmentation lines dividing the circuit board into a plurality of sections. A plurality of LEDs are mounted to the circuit board, at least one LED being mounted to each section, each section having a sub-circuit operatively coupled to the LED, each sub-circuit having a positive and negative lead. The sub-circuits of adjacent sections are operatively coupled together by frangible leads.
    Type: Application
    Filed: June 3, 2002
    Publication date: December 4, 2003
    Inventor: Yoon Chin