Patents by Inventor Yoram Henik

Yoram Henik has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 8018968
    Abstract: An innovative system and method for achieving high precision clock recovery, i.e. reconstruction of the clock signal having the same frequency, over a packet switched network. The proposed method utilizes a minimum network delay approach, which overcomes the problems caused by delay variation of the network and filters out network jitter, such as noise jitter and other “singular” anomalies causing latency deviations. Minimum network delay is defined herein as the time delay in which a packet remains in the network under assumption that all transmission queues through which the packet passes are empty.
    Type: Grant
    Filed: December 30, 2009
    Date of Patent: September 13, 2011
    Assignee: Axerra Networks, Inc.
    Inventors: Israel Sasson, Alik Shimelmits, Alon Stern, Yoram Henik, Ziv Barak
  • Publication number: 20100135328
    Abstract: An innovative system and method for achieving high precision clock recovery, i.e. reconstruction of the clock signal having the same frequency, over a packet switched network. The proposed method utilizes a minimum network delay approach, which overcomes the problems caused by delay variation of the network and filters out network jitter, such as noise jitter and other “singular” anomalies causing latency deviations. Minimum network delay is defined herein as the time delay in which a packet remains in the network under assumption that all transmission queues through which the packet passes are empty.
    Type: Application
    Filed: December 30, 2009
    Publication date: June 3, 2010
    Inventors: ISRAEL SASSON, Alik Shimelmits, Alon Stern, Yoram Henik, Ziv Barak
  • Patent number: 7664118
    Abstract: An innovative system and method for achieving high precision clock recovery, i.e. reconstruction of the clock signal having the same frequency, over a packet switched network. The proposed method utilizes a minimum network delay approach, which overcomes the problems caused by delay variation of the network and filters out network jitter, such as noise jitter and other “singular” anomalies causing latency deviations. Minimum network delay is defined herein as the time delay in which a packet remains in the network under assumption that all transmission queues through which the packet passes are empty.
    Type: Grant
    Filed: June 28, 2005
    Date of Patent: February 16, 2010
    Assignee: Axerra Networks, Inc.
    Inventors: Israel Sasson, Alik Shimelmits, Alon Stern, Yoram Henik, Ziv Barak
  • Publication number: 20060291479
    Abstract: An innovative system and method for achieving high precision clock recovery, i.e. reconstruction of the clock signal having the same frequency, over a packet switched network. The proposed method utilizes a minimum network delay approach, which overcomes the problems caused by delay variation of the network and filters out network jitter, such as noise jitter and other “singular” anomalies causing latency deviations. Minimum network delay is defined herein as the time delay in which a packet remains in the network under assumption that all transmission queues through which the packet passes are empty.
    Type: Application
    Filed: June 28, 2005
    Publication date: December 28, 2006
    Inventors: Israel Sasson, Alik Shimelmits, Alon Stern, Yoram Henik, Ziv Barak
  • Patent number: 6519145
    Abstract: Alternative structures and backplanes are designed so as to provide for telecom/datacom equipment conforming to either the ETSI standard or NEBS standard with minimum engineering efforts and with minimum changes in the basic parts of the products. ETSI chassis has an upper enclosure region for housing interface modules of the system and a lower enclosure region for housing system modules of the system. When assembled, a backplane is disposed along a common back wall of both enclosures. A portion of the backplane extends into the upper enclosure region from the lower enclosure region and includes connectors for receiving connectors of the interface modules. The portion of the backplane located in the lower enclosure region includes connectors for receiving connectors of the system modules.
    Type: Grant
    Filed: November 9, 2000
    Date of Patent: February 11, 2003
    Assignee: Axerra Networks, Ltd.
    Inventors: Gil Biran, Yoram Henik