Patents by Inventor Yorrick EXBRAYAT

Yorrick EXBRAYAT has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20240128119
    Abstract: A method for producing an individualization zone of a microelectronic chip having a first and a second electrical track level and an interconnection level having vias includes providing the first level and a dielectric layer, randomly depositing particles on the dielectric layer, depositing an etching mask on the dielectric layer and the particles, and planarizing, so as to obtain a composite layer including the particles. The method also includes forming a lithographic layer having opening patterns, etching the composite layer through the opening patterns to form mask openings, then etching the dielectric layer through the mask openings, so as to obtain functional via openings and degraded via openings, and filling the via openings so as to form the vias of the interconnection level, said vias including functional vias at the functional openings and malfunctional vias at the degraded openings.
    Type: Application
    Filed: May 16, 2023
    Publication date: April 18, 2024
    Applicant: COMMISSARIAT A L'ENERGIE ATOMIQUE ET AUX ENERGIES ALTERNATIVES
    Inventors: Stefan LANDIS, Yorrick EXBRAYAT
  • Publication number: 20240113040
    Abstract: A method for producing an individualization zone of a microelectronic chip having a first and a second electrical track level and an interconnection level including vias, includes providing the first level and a dielectric layer, forming an etching mask on the dielectric layer, randomly depositing particles on the etching mask, and forming a lithographic layer having opening patterns. The mask layer is etched through opening patterns to form mask openings, then the dielectric layer is etched through the mask openings, so as to obtain functional via openings and degraded via openings. The via openings are filled so as to form the vias of the interconnection level, the vias including functional vias at the functional openings and malfunctional vias at the degraded openings.
    Type: Application
    Filed: May 16, 2023
    Publication date: April 4, 2024
    Applicant: COMMISSARIAT A L'ENERGIE ATOMIQUE ET AUX ENERGIES ALTERNATIVES
    Inventors: Stefan LANDIS, Yorrick EXBRAYAT
  • Publication number: 20240096668
    Abstract: A method for producing an individualization zone of a microelectronic chip having a first and a second electrical track level, and an interconnection level comprising vias, includes providing the first level and a dielectric layer, forming an etching mask having openings on the dielectric layer, and randomly depositing particles in the openings, by deposition then recirculating the particles on the surface of the etching mask. The dielectric layer is etched through mask openings, so as to obtain functional via openings and degraded via openings. The via openings are filled so as to form the vias of the interconnection level, the vias including functional vias at the functional openings and malfunctional vias at the degraded openings.
    Type: Application
    Filed: May 16, 2023
    Publication date: March 21, 2024
    Applicant: COMMISSARIAT A L'ENERGIE ATOMIQUE ET AUX ENERGIES ALTERNATIVES
    Inventors: Stefan LANDIS, Yorrick EXBRAYAT