Patents by Inventor Yoshi Ono

Yoshi Ono has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 8685596
    Abstract: A grayscale mask made from semi-transparent film layers is provided, along with an associated fabrication method. The method provides a transparent substrate, such as quartz, with a surface. A first layer of a semi-transparent film having a surface with a first surface area, is formed overlying the substrate surface. At least a second layer of the semi-transparent film having a surface with a second surface area greater than the first surface area, is formed overlying the first layer. A first vertical region is formed having a light first attenuation parameter through the combination of substrate, first layer, and second layer. A second vertical region is formed having a light second attenuation parameter through the combination of the first layer and substrate, and a third vertical region is formed having a light third attenuation parameter through the substrate.
    Type: Grant
    Filed: December 4, 2007
    Date of Patent: April 1, 2014
    Assignee: Sharp Laboratories of America, Inc.
    Inventors: Wei Gao, Bruce D. Ulrich, Yoshi Ono
  • Patent number: 8264081
    Abstract: A multi-layered barrier metal thin film is deposited on a substrate by atomic layer chemical vapor deposition (ALCVD). The multi-layer film may comprise several different layers of a single chemical species, or several layers each of distinct or alternating chemical species. In a preferred embodiment, the multi-layer barrier thin film comprises a Tantalum Nitride layer on a substrate, with a Titanium Nitride layer deposited thereon. The thickness of the entire multi-layer film may be approximately fifty Angstroms. The film has superior film characteristics, such as anti-diffusion capability, low resistivity, high density, and step coverage, when compared to films deposited by conventional chemical vapor deposition (CVD). The multi-layered barrier metal thin film of the present invention has improved adhesion characteristics and is particularly suited for metallization of a Copper film thereon.
    Type: Grant
    Filed: December 19, 2005
    Date of Patent: September 11, 2012
    Assignee: Sharp Laboratories of America, Inc.
    Inventors: Wei Pan, Yoshi Ono, David R. Evans, Sheng Teng Hsu
  • Patent number: 7897302
    Abstract: A method is provided for forming an error diffusion-derived sub-resolutional grayscale reticle. The method forms at least one partial-light transmissive layer overlying a transparent substrate. At least one unit cell in formed in the transmissive layer. The unit cell is formed by selecting the number of reduced-transmission pixels in the unit cell, and forming a sub-pattern of reduced-transmission pixels in the unit cell. The unit cell is sub-resolutional at a first wavelength.
    Type: Grant
    Filed: October 7, 2008
    Date of Patent: March 1, 2011
    Assignee: Sharp Laboratories of America, Inc.
    Inventors: Bruce D. Ulrich, Yoshi Ono, Wei Gao
  • Patent number: 7887980
    Abstract: A sub-resolutional grayscale reticle and associated fabrication method have been presented. The method provides a transparent substrate, and forms a plurality of coincident partial-light transmissive layers overlying the transparent substrate. A pattern is formed, sub-resolutional at a first wavelength, in at least one of the transmissive layers. If there are n transmissive layers, the reticle transmits at least (n+1) intensities of light. In one aspect, each of the plurality of transmissive layers has the same extinction coefficient and the same thickness. In other aspects, the transmissive layers may have different thickness. Then, even if the extinction coefficients are the same, the attenuation of light through each layer is different. The transmission characteristics of the reticle can be further varied if the transmissive layers have different extinction coefficients. Likewise, the transmission characteristics through the sub-resolutional patterns can be varied.
    Type: Grant
    Filed: August 18, 2008
    Date of Patent: February 15, 2011
    Assignee: Sharp Laboratories of America, Inc.
    Inventors: Bruce D. Ulrich, Yoshi Ono, Wei Gao
  • Patent number: 7838174
    Abstract: A method of fabricating a grayscale mask includes preparing a silicon wafer; depositing a layer of Si3N4 directly on the silicon wafer; implanting H+ ions into the silicon wafer to form a defect layer; depositing a first layer of SiOxNy directly on the Si3N4 layer; depositing a layer of SRO directly on the first layer of SiOxNy; patterning and etching the SRO layer to form a microlens array in the SRO layer; depositing a second layer of SiOxNy on the SRO microlens array; CMP to planarize the second layer of SiOxNy; bonding and cleaving the planarized SiOxNyto a quartz plate to form a graymask reticle; etching to remove silicon from the bonded structure; etching to remove SiOxNy and Si3N4 from the bonded structure; and cleaning and drying the graymask reticle.
    Type: Grant
    Filed: January 24, 2007
    Date of Patent: November 23, 2010
    Assignee: Sharp Laboratories of America, Inc.
    Inventors: Wei Gao, Bruce D. Ulrich, Yoshi Ono, Steven R. Droes
  • Patent number: 7811837
    Abstract: A method of fabricating an electroluminescent device includes, on a prepared substrate, depositing a rare earth-doped silicon-rich layer on gate oxide layer as a light emitting layer; and annealing and oxidizing the structure to repair any damage caused to the rare earth-doped silicon-rich layer; and incorporating the electroluminescent device into a CMOS IC. An electroluminescent device fabricated according to the method of the invention includes a substrate, a rare earth-doped silicon-rich layer formed on the gate oxide layer for emitting a light of a pre-determined wavelength; a top electrode formed on the rare earth-doped silicon-rich layer; and associated CMOS IC structures fabricated thereabout.
    Type: Grant
    Filed: October 16, 2006
    Date of Patent: October 12, 2010
    Assignee: Sharp Laboratories of America, Inc.
    Inventors: Tingkai Li, Wei Gao, Yoshi Ono, Sheng Teng Hsu
  • Patent number: 7682761
    Abstract: A method of fabricating a grayscale mask includes preparing a quartz wafer; depositing a layer of Si3N4 on the quartz wafer; depositing a layer of titanium/TEOS directly on the Si3N4 layer on the backside of the quartz wafer; removing the layer of Si3N4 from the front side of the quartz wafer; depositing a layer of SRO directly on the front side of the quartz wafer; patterning a microlens array on the SRO layer; etching the SRO layer to form a microlens array in the SRO layer; depositing a layer of titanium; patterning and etching the titanium layer; depositing a layer of SiOxNy on the SRO microlens array; CMP to planarize the layer of SiOxNy removing the titanium/TEOS layer from the backside of the quartz wafer; bonding the planarized SiOxNy to a quartz reticle plate; and etching to remove Si3N4 from the bonded structure to form a grayscale mask reticle.
    Type: Grant
    Filed: February 20, 2007
    Date of Patent: March 23, 2010
    Assignee: Sharp Laboratories of America, Inc.
    Inventors: Wei Gao, Bruce D. Ulrich, Yoshi Ono
  • Patent number: 7678512
    Abstract: A method of fabricating a grayscale reticle includes preparing a quartz wafer substrate; depositing a layer of SRO on the top surface of the quartz substrate; patterning and etching the SRO to form an initial microlens pattern using step-over lithography; patterning and etching the SRO to form a recessed pattern in the SRO; depositing an opaque film on the SRO; patterning and etching the opaque film; depositing and planarizing a planarizing layer; cutting the quartz wafer into rectangular pieces sized to be smaller than a selected blank reticle; bonding the a piece a to selected reticle blank to form a grayscale reticle; and using the grayscale reticle to form a microlens array on a photoimager.
    Type: Grant
    Filed: January 24, 2007
    Date of Patent: March 16, 2010
    Assignee: Sharp Laboratories of America, Inc.
    Inventors: Yoshi Ono, Bruce D. Ulrich, Wei Gao
  • Publication number: 20100040958
    Abstract: A sub-resolutional grayscale reticle and associated fabrication method have been presented. The method provides a transparent substrate, and forms a plurality of coincident partial-light transmissive layers overlying the transparent substrate. A pattern is formed, sub-resolutional at a first wavelength, in at least one of the transmissive layers. If there are n transmissive layers, the reticle transmits at least (n+1) intensities of light. In one aspect, each of the plurality of transmissive layers has the same extinction coefficient and the same thickness. In other aspects, the transmissive layers may have different thickness. Then, even if the extinction coefficients are the same, the attenuation of light through each layer is different. The transmission characteristics of the reticle can be further varied if the transmissive layers have different extinction coefficients. Likewise, the transmission characteristics through the sub-resolutional patterns can be varied.
    Type: Application
    Filed: August 18, 2008
    Publication date: February 18, 2010
    Inventors: Bruce D. Ulrich, Yoshi Ono, Wei Gao
  • Publication number: 20100040959
    Abstract: A method is provided for forming an error diffusion-derived sub-resolutional grayscale reticle. The method forms at least one partial-light transmissive layer overlying a transparent substrate. At least one unit cell in formed in the transmissive layer. The unit cell is formed by selecting the number of reduced-transmission pixels in the unit cell, and forming a sub-pattern of reduced-transmission pixels in the unit cell. The unit cell is sub-resolutional at a first wavelength.
    Type: Application
    Filed: October 7, 2008
    Publication date: February 18, 2010
    Inventors: Bruce D. Ulrich, Yoshi Ono, Wei Gao
  • Patent number: 7597757
    Abstract: A ZnO film with a C-axis preference is provided with a corresponding fabrication method. The method includes: forming a substrate; forming an amorphous Al2O3 film overlying the substrate; and, forming a ZnO film overlying the Al2O3 film at a substrate temperature of about 170° C., having a C-axis preference responsive to the adjacent Al2O3 film. The substrate can be a material such as Silicon (Si) (100), Si (111), Si (110), quartz, glass, plastic, or zirconia. The Al2O3 film can be deposited using a chemical vapor deposition (CVD), atomic layer deposition (ALD), or sputtering process. Typically, the Al2O3 layer has a thickness in the range of about 3 to 15 nanometers (nm). The step of forming the ZnO film having a C-axis preference typically means that the ZnO film has a (002) peak at least 5 times greater than the (100) peak, as measured by X-ray diffraction (XRD).
    Type: Grant
    Filed: November 17, 2005
    Date of Patent: October 6, 2009
    Assignee: Sharp Laboratories of America, Inc.
    Inventors: John F. Conley, Jr., Yoshi Ono
  • Patent number: 7589464
    Abstract: A device and a fabrication method are provided for an EL device with a nanotip-contoured phosphor layer. The method comprises: forming a bottom electrode with nanotips; forming a phosphor layer overlying the bottom electrode, having irregularly-shaped top and bottom surfaces; and, forming a top electrode overlying the phosphor layer. The bottom electrode top surface has a nanotip contour, and the phosphor layer irregularly-shaped top and bottom surfaces have contours approximately matching the bottom electrode top surface nanotip contour. In one aspect, a contoured bottom dielectric is interposed between the bottom electrode and the phosphor layer, having top and bottoms surfaces with contours approximately matching the nanotip contour. Likewise, a top dielectric may be interposed between the top electrode and the phosphor layer, having a bottom surface with a contour approximately matching the contour of phosphor layer top surface.
    Type: Grant
    Filed: March 1, 2005
    Date of Patent: September 15, 2009
    Assignee: Sharp Laboratories of America, Inc.
    Inventors: John F. Conley, Jr., David R. Evans, Wei Gao, Yoshi Ono
  • Patent number: 7585788
    Abstract: A method is provided for forming a rare earth element-doped silicon oxide (SiO2) precursor with nanocrystalline (nc) Si particles. In one aspect the method comprises: mixing Si particles into a first organic solvent, forming a first solution with a first boiling point; filtering the first solution to remove large Si particles; mixing a second organic solvent having a second boiling point, higher than the first boiling point, to the filtered first solution; and, fractionally distilling, forming a second solution of nc Si particles. The Si particles are formed by immersing a Si wafer into a third solution including hydrofluoric (HF) acid and alcohol, applying an electric bias, and forming a porous Si layer overlying the Si wafer. Then, the Si particles are mixed into the organic solvent by depositing the Si wafer into the first organic solvent, and ultrasonically removing the porous Si layer from the Si wafer.
    Type: Grant
    Filed: September 12, 2005
    Date of Patent: September 8, 2009
    Assignee: Sharp Laboratories of America, Inc.
    Inventors: Wei-Wei Zhuang, Yoshi Ono, Sheng Teng Hsu, Tingkai Li
  • Patent number: 7544625
    Abstract: A method is provided for forming a silicon oxide (SiOx) thin-film with embedded nanocrystalline silicon (Si). The method deposits SiOx, where x is in the range of 1 to 2, overlying a substrate, using a high-density (HD) plasma-enhanced chemical vapor deposition (PECVD) process. As a result, the SiOx thin-film is embedded with nanocrystalline Si. The HD PECVD process may use an inductively coupled plasma (ICP) source, a substrate temperature of less than about 400° C., and an oxygen source gas with a silicon precursor. In one aspect, a hydrogen source gas and an inert gas are used, where the ratio of oxygen source gas to inert gas is in the range of about 0.02 to 5. The SiOx thin-film with embedded nanocrystalline Si typically has a refractive index in the range of about 1.6 to 2.2, with an extinction coefficient in the range of 0 to 0.5.
    Type: Grant
    Filed: May 4, 2006
    Date of Patent: June 9, 2009
    Assignee: Sharp Laboratories of America, Inc.
    Inventors: Pooran Chandra Joshi, Tingkai Li, Yoshi Ono, Apostolos T. Voutsas, John W. Hartzell
  • Publication number: 20090142673
    Abstract: A grayscale mask made from semi-transparent film layers is provided, along with an associated fabrication method. The method provides a transparent substrate, such as quartz, with a surface. A first layer of a semi-transparent film having a surface with a first surface area, is formed overlying the substrate surface. At least a second layer of the semi-transparent film having a surface with a second surface area greater than the first surface area, is formed overlying the first layer. A first vertical region is formed having a light first attenuation parameter through the combination of substrate, first layer, and second layer. A second vertical region is formed having a light second attenuation parameter through the combination of the first layer and substrate, and a third vertical region is formed having a light third attenuation parameter through the substrate.
    Type: Application
    Filed: December 4, 2007
    Publication date: June 4, 2009
    Inventors: Wei Gao, Bruce D. Ulrich, Yoshi Ono
  • Patent number: 7531466
    Abstract: A method of making a doped silicon oxide thin film using a doped silicon oxide precursor solution includes mixing a silicon source in an organic acid and adding 2-methoxyethyl ether to the silicon source and organic acid to from a preliminary precursor solution. The resultant solution is heated, stirred and filtered. A doping impurity is dissolved in 2-methoxyethanol to from a doped source solution, and the resultant solution mixed with the previously described resultant solution to from a doped silicon oxide precursor solution. A doped silicon oxide thin film if formed on a wafer by spin coating. The thin film and the wafer are baked at progressively increasing temperatures and the thin film and the wafer are annealed.
    Type: Grant
    Filed: July 26, 2006
    Date of Patent: May 12, 2009
    Assignee: Sharp LaborAtories of America, Inc.
    Inventors: Wei-Wei Zhuang, Yoshi Ono, Tingkai Li
  • Patent number: 7528695
    Abstract: A method of selectively enhancing the sensitivity of a metal oxide sensor includes fabricating a ZnO sensor having a ZnO sensor element therein; and exposing the ZnO sensor element to a plasma stream.
    Type: Grant
    Filed: February 23, 2006
    Date of Patent: May 5, 2009
    Assignee: Sharp Laboratories of America, Inc.
    Inventors: John F. Conley, Jr., Yoshi Ono
  • Patent number: 7473150
    Abstract: A method is provided for forming a ZnO Si N—I—N EL device. The method comprises: forming an n-doped Si layer; forming a Si oxide (SiO2) layer overlying the n-doped Si layer; forming an n-type ZnO layer overlying the SiO2 layer; and, forming an electrode overlying the ZnO layer. The electrode can be a transparent material such as indium tin oxide, zinc oxyfluoride, or a conductive plastic. The n-doped Si layer can be polycrystalline or single-crystal Si. In some aspects, the Si oxide layer has a thickness in the range of 1 to 20 nm. More preferably, the thickness is 2 to 5 nm. The ZnO layer thickness is in the range of 10 to 200 nm.
    Type: Grant
    Filed: May 6, 2005
    Date of Patent: January 6, 2009
    Assignee: Sharp Laboratories of America, Inc.
    Inventors: Sheng Teng Hsu, Yoshi Ono
  • Patent number: 7473640
    Abstract: A method, and corresponding transistor structure are provided for protecting the gate electrode from an underlying gate insulator. The method comprises: forming a gate insulator overlying a channel region; forming a first metal barrier overlying the gate insulator, having a thickness of less than 5 nanometers (nm); forming a second metal gate electrode overlying the first metal barrier, having a thickness of greater than 10 nm; and, establishing a gate electrode work function exclusively responsive to the second metal. The second metal gate electrode can be one of the following materials: elementary metals such as p+ poly, n+ poly. Ta, W, Re, RuO2, Pt, Ti, Hf, Zr, Cu, V, Ir, Ni, Mn, Co, NbO, Pd, Mo, TaSiN, and Nb, and binary metals such as WN, TaN, and TiN. The first metal barrier can be a binary metal, such as TaN, TiN, or WN.
    Type: Grant
    Filed: February 23, 2004
    Date of Patent: January 6, 2009
    Assignee: Sharp Laboratories of America, Inc.
    Inventors: John F. Conley, Jr., Yoshi Ono, Wei Gao
  • Patent number: 7470573
    Abstract: A method of making CMOS devices on strained silicon on glass includes preparing a glass substrate, including forming a strained silicon layer on the glass substrate; forming a silicon oxide layer by plasma oxidation of the strained silicon layer; depositing a layer of doped polysilicon on the silicon oxide layer; forming a polysilicon gate; implanting ions to form a LDD structure; depositing and forming a spacer dielectric on the gate structure; implanting and activation ions to form source and drain structures; depositing a layer of metal film; annealing the layer of metal film to form salicide on the source, drain and gate structures; removing any unreacted metal film; depositing a layer of interlayer dielectric; and forming contact holes and metallizing.
    Type: Grant
    Filed: February 18, 2005
    Date of Patent: December 30, 2008
    Assignee: Sharp Laboratories of America, Inc.
    Inventors: Jong-Jan Lee, Jer-Shen Maa, Douglas J. Tweet, Yoshi Ono, Sheng Teng Hsu