Patents by Inventor Yoshiharu Nakajima

Yoshiharu Nakajima has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20050168428
    Abstract: A timing generation circuit (15) is formed integrally on the same glass substrate (11) together with a display area section (12) similarly to an H driver (13U) and a V driver (14), and timing pulses to be used by the H driver (13U) and the V driver (14) are produced based on timing data produced by a shift register (31U) of the H driver (13U) and a shift register (14A) of the V driver (14). The invention thereby provides a timing generation circuit which can contribute to miniaturization and reduction of the cost of the set and a display apparatus of the active matrix type in which the timing generation circuit is incorporated.
    Type: Application
    Filed: March 23, 2005
    Publication date: August 4, 2005
    Inventors: Yoshiharu Nakajima, Yasuhito Maki, Toshikazu Maekawa
  • Patent number: 6894674
    Abstract: A timing generation circuit (15) is formed integrally on the same glass substrate (11) together with a display area section (12) similarly to an H driver (13U) and a V driver (14), and timing pulses to be used by the H driver (13U) and the V driver (14) are produced based on timing data produced by a shift register (31U) of the H driver (13U) and a shift register (14A) of the V driver (14). The invention thereby provides a timing generation circuit which can contribute to miniaturization and reduction of the cost of the set and a display apparatus of the active matrix type in which the timing generation circuit is incorporated.
    Type: Grant
    Filed: December 6, 2001
    Date of Patent: May 17, 2005
    Assignee: Sony Corporation
    Inventors: Yoshiharu Nakajima, Yasuhito Maki, Toshikazu Maekawa
  • Publication number: 20050024313
    Abstract: When a data processing circuit is formed on an insulating substrate by using TFTs, it is difficult to process a data signal having a high data rate, such as digital display data, at a high speed. In a data processing circuit formed on an insulating substrate by using TFTs, a data signal having a small voltage amplitude input in series is increased in level to a data signal having a large voltage amplitude by a level shift circuit (11), the serial data signal having the large voltage amplitude is converted to parallel data signals by a serial-parallel conversion circuit (12), and then, the parallel data signals are reduced in level to data signals having a small voltage amplitude by level shift circuits (13A and 13B). Therefore, high-speed processing can be applied to digital data signals at a low power consumption.
    Type: Application
    Filed: May 28, 2003
    Publication date: February 3, 2005
    Inventors: Yoshiharu Nakajima, Yoshitoshi Kida, Hiroaki Ichikawa
  • Publication number: 20050024306
    Abstract: The present invention relates to a flat display apparatus and a flat display apparatus testing method, and is, for example, applicable to a liquid crystal display apparatus where drive circuits are integrally formed on an insulating substrate. The present invention is capable of carrying out a reliable screening of defective pixels so as to effectively avoid deterioration in reliability even in cases where transistors with low withstand voltages are employed. A common line-side wiring pattern COM of wiring patterns LCC and COM of a capacitor of pixels is connected to a precharge circuit externally in an independent manner.
    Type: Application
    Filed: June 28, 2004
    Publication date: February 3, 2005
    Applicant: SONY CORPORATION
    Inventors: Masaki Murase, Yoshiharu Nakajima, Yoshitoshi Kida, Osamu Mitsui
  • Patent number: 6839043
    Abstract: In order to solve a subject that a polycrystalline silicon TFT liquid crystal display apparatus of the driving circuit integration type cannot adopt a technique for reducing the power consumption by an output section, according to the present invention, for example, a sampling latch circuit which composes a horizontal driving circuit (data line driving circuit) of an active matrix type display apparatus is configured such that, when a 1-bit mode (2-gradation mode) is set, a control signal A of the “H” level and another control signal B of the “L” level (low level) are outputted from a 1-bit mode control circuit (16) to place only AND circuits (31-2 and 32-2) corresponding to the most significant bit (MSB) into a passage permitting state to place only latch circuits (35-2 and 36-2) of the MSB into a data writing permitting state (active state) while the remaining latch circuits (35-0, 35-1, 36-0 and 36-1) are placed into a data writing inhibiting state (inactive state).
    Type: Grant
    Filed: December 5, 2001
    Date of Patent: January 4, 2005
    Assignee: Sony Corporation
    Inventor: Yoshiharu Nakajima
  • Publication number: 20040207448
    Abstract: In the structure in which an input signal IN and a reverse-phase signal XIN thereof are externally input, an external IC is required for generating the reverse-phase signal XIN, and the number of required input signal terminals is two.
    Type: Application
    Filed: January 27, 2004
    Publication date: October 21, 2004
    Inventors: Yoshitoshi Kida, Yoshiharu Nakajima, Hiroaki Ichikawa
  • Publication number: 20040196278
    Abstract: A liquid crystal display device enabling a reduction in size and costs associated with the system as a whole, starting to display images without image distortion at power on time, and turning the screen off without image retention at power off time, a method of controlling the liquid crystal display device, and a mobile terminal incorporating the liquid crystal display device as a screen display. On a glass substrate (11) provided with a display unit (12), peripheral drive circuits such as an interface circuit (13), a timing generator (14), a reference voltage driver (15), a CS driver (18), a VCOM driver (19), and a voltage regulation circuit (20), together with a horizontal driver (16) and a vertical driver (17) are disposed. When a display reset control pulse PCI is supplied from an external source, a predetermined voltage is written into pixels while a CS voltage and a VCOM voltage adjusted to the same level as that of a pixel voltage are applied to a common-electrode-side.
    Type: Application
    Filed: January 29, 2004
    Publication date: October 7, 2004
    Inventors: Yoshitoshi Kida, Yoshiharu Nakajima, Toshikazu Maekawa
  • Publication number: 20040183772
    Abstract: An analog buffer circuit which has small input and output offsets and reduced power consumption even if it is formed on an insulating substrate by TFTs, a display device which uses the analog buffer circuit as a peripheral driving circuit for a display unit, and a portable terminal in which the display device is provided as a screen display unit are provided. By performing offset detection on a source follower in such a manner that, for example, two capacitors Cn1 and Cn2 are connected to the gate of a NMOS transistor Qn11 as a source follower, and conduction/nonconduction control of switches Sn1 to Sn5 are performed, if needed, and by sequentially canceling the detected offsets, a final offset voltage is sufficiently reduced and high precision offset cancellation is realized.
    Type: Application
    Filed: January 29, 2004
    Publication date: September 23, 2004
    Inventors: Yoshiharu Nakajima, Yoshitoshi Kida, Toshikazu Maekawa
  • Patent number: 6795050
    Abstract: An active-matrix-type liquid crystal display device supplies signal potentials to signal lines of a liquid crystal display panel according to a time-division drive method using time-division switches. The low-level potential of select pulses to be supplied from a select pulse generating circuit to CMOS analog switches of the time-division switches is set to be lower than the low-level potential of a signal potential output from a horizontal drive circuit. With this arrangement, even if the signal potential of a non-selected signal line is decreased due to the crosstalk of a signal potential from a selected signal line to the non-selected signal line, the generation of insufficient contrast and non-uniformity of the luminance in the horizontal direction can be prevented. As a consequence, a high image quality is maintained.
    Type: Grant
    Filed: August 26, 1999
    Date of Patent: September 21, 2004
    Assignee: Sony Corporation
    Inventors: Masumitsu Ino, Toshikazu Maekawa, Yoshiharu Nakajima, Hiroaki Ichikawa
  • Patent number: 6791539
    Abstract: This invention provides a liquid crystal display device having a partial screen display mode, in which a latch control circuit (17) first stores white data or black data as color data of one line to latch circuits (121), (131) at the beginning of an image non-display period and then repeatedly reads out and outputs the color data to respective column lines in a display area (11) until the display period ends, thereby stopping the operation to write data to the latch circuits (121), (131) substantially during the entire image non-display period.
    Type: Grant
    Filed: April 17, 2002
    Date of Patent: September 14, 2004
    Assignee: Sony Corporation
    Inventors: Yoshiharu Nakajima, Toshikazu Maekawa
  • Publication number: 20040174197
    Abstract: When a buffer is formed by using transistors having large element characteristic variations, the deviation of the timing between the input clock pulse and the reset pulse is likely to occur. When the deviation of the timing becomes larger, a malfunction is caused to occur, and an operation margin becomes smaller with respect to the variations of the element characteristics. In a timing generation circuit, which is formed on an insulating substrate and which has two TFFs (12, 13), for generating a dot clock DCK and a horizontal clock HCK whose frequencies are different in synchronization with a master clock MCK which is input external to the substrate, separate reset pulses drst and hrst are generated at a pulse generation circuit 15 with respect to the two TFFs (12, 13), and a resetting operation is performed at separate timings. Thus, a large operation margin can be ensured even when each circuit is formed by using TFTs having large element characteristic variations and a rough process rule.
    Type: Application
    Filed: January 29, 2004
    Publication date: September 9, 2004
    Inventors: Yoshitoshi Kida, Yoshiharu Nakajima, Toshikazu Maekawa
  • Publication number: 20040160404
    Abstract: Liquid crystal display devices suffer from low contrast at low temperature because the frequency characteristics of the liquid crystal dielectric constant are degraded.
    Type: Application
    Filed: December 23, 2003
    Publication date: August 19, 2004
    Inventors: Yoshiharu Nakajima, Masaki Murase
  • Publication number: 20040155850
    Abstract: A timing generating circuit with low power consumption and a small layout area, a display apparatus including the timing generating circuit as one peripheral driving circuit, and a portable terminal including the display apparatus as a display output section are provided. In the timing generating circuit, which is formed on an insulating substrate and generates output pulses SRFF1out to SRFFnout having different frequencies based on a master clock MCK, a clock generating circuit (11) generates an operating clock having a lower frequency than the master clock MCK frequency. Then, a counter section (12) operates based on this operating clock and successively outputs shifted pulses S/R1out to S/Rmount from shift registers (121-1) to (121-m). An output pulse generating section (13) generates output pulses SF1out to SFnout based on combinations of the shifted pulses S/R1out to S/Rmount.
    Type: Application
    Filed: January 27, 2004
    Publication date: August 12, 2004
    Inventors: Yoshitoshi Kida, Yoshiharu Nakajima, Toshikazu Maekawa
  • Publication number: 20040150607
    Abstract: This invention relates to a digital/analog converter circuit, a level shift circuit, a shift register containing this level shift circuit, a sampling latch circuit and a latch circuit as well as a liquid crystal display device mounted with these respective circuits, wherein a drive circuit integrated with the LCD device containing the digital/analog converter circuit has polysilicon thin film transistors arrayed in a matrix on the substrate as switching devices for the pixels, a level shift circuit in the shift register has a basic structure of CMOS latch cells and is utilized in each level shift of the clock signal at each transfer stage, a sampling latch circuit with a basic structure of CMOS latch cells has a level shift function, and these respective circuits may be incorporated into a single scanning type structural circuit with the drive circuit-integrated liquid crystal display device to provide an LCD panel with an extremely narrow picture frame, stable level shift operation, stable sampling & lat
    Type: Application
    Filed: December 15, 2003
    Publication date: August 5, 2004
    Inventors: Yoshiharu Nakajima, Toshikazu Maekawa
  • Publication number: 20040104908
    Abstract: An active-matrix liquid crystal display device has pixels arranged in a matrix which each include a thin film transistor (TFT) as an active element. When the device is in a power-off state, TFTs in all the pixels are switched on, and all horizontal switches are turned on so that all data lines are supplied with a potential equal to the potential of common electrodes of the pixels. This forms a discharging path for discharging residual charge in all the pixels, and the discharging path can instantaneously discharge the residual charges.
    Type: Application
    Filed: July 11, 2003
    Publication date: June 3, 2004
    Inventors: Noboru Toyozawa, Yoshiharu Nakajima, Yoshihiko Toyoshima
  • Publication number: 20040066364
    Abstract: A liquid crystal display that is unsusceptible to the effect of a pixel potential during writing of data to a memory, allowing a large margin to be provided against variation in characteristics of transistors forming a pixel circuit, and a portable terminal having the liquid crystal display. In a pixel circuit including a memory circuit (25), separate paths are provided for writing image data from a signal line (16-i) to the memory circuit (25) via a data-write switch (24) and for reading image data held in the memory circuit (25) out into a liquid crystal cell unit via a data-read switch (27). Furthermore, image data are read via a data-read buffer (26). Accordingly, when image data is written to the memory, data held in the memory circuit (25) is not affected by a pixel potential. Thus, a large margin can be provided against variation in the characteristics of the transistors forming the pixel circuit, serving to avoid variation in picture quality due to the variation in the transistor characteristics.
    Type: Application
    Filed: June 19, 2003
    Publication date: April 8, 2004
    Inventors: Noboru Toyozawa, Yoshiharu Nakajima
  • Publication number: 20040055963
    Abstract: A power supply generating circuit, a display apparatus incorporating the same, and a portable terminal device using the display apparatus as an output display unit are provided. In a DC-DC converter having a charge pump circuit (31), a voltage dividing circuit (32), and a regulation circuit (33), p-channel MOS transistors (Qp21, Qp22, Qp31) are turned on/off based on an enable pulse enb to make the voltage dividing circuit (32) and a comparator (41) active only for a period of regulation time and inactive otherwise. This can cause a current to flow in voltage-divider resistors (R1, R2) and the comparator (41) only for a certain period of time required for the regulation operation, thus reducing the power consumption loss caused by a constant current flow in the voltage-divider resistors (R1, R2) and the comparator (41).
    Type: Application
    Filed: July 28, 2003
    Publication date: March 25, 2004
    Inventors: Noboru Toyozawa, Yoshiharu Nakajima
  • Publication number: 20040041771
    Abstract: A selection-addressing-type liquid crystal display selectively addresses a signal line of a pixel unit using groups of three selectors of a selector circuit in a time-division manner. A level converter level shifts selector pulses having a voltage swing corresponding to the external-circuit power supply to selector pulses having a voltage swing corresponding to the internal-circuit power supply. In a non-display region in partial display mode, the level converter is deactivated under the control of a control signal to reduce direct current consumption therein.
    Type: Application
    Filed: April 30, 2003
    Publication date: March 4, 2004
    Inventors: Masaki Murase, Yoshiharu Nakajima
  • Patent number: D504641
    Type: Grant
    Filed: March 19, 2004
    Date of Patent: May 3, 2005
    Assignee: Toyota Jidosha Kabushiki Kaisha
    Inventor: Yoshiharu Nakajima
  • Patent number: D507765
    Type: Grant
    Filed: March 19, 2004
    Date of Patent: July 26, 2005
    Assignee: Toyota Jidosha Kabushiki Kaisha
    Inventors: Yoshiharu Nakajima, Issei Otsubo