Patents by Inventor Yoshimune Hagiwara

Yoshimune Hagiwara has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 4740923
    Abstract: A memory circuit is divided into a plurality of memory blocks, and an address register and a delay register are disposed in each memory block. Therefore, a read or write operation and a shifting operation of the address for storing data inside a memory matrix can be realized by a pipeline technique, and hence a memory circuit having a high processing speed is obtained.
    Type: Grant
    Filed: November 19, 1985
    Date of Patent: April 26, 1988
    Assignees: Hitachi, Ltd, Hitachi Micro Computer Engineering, Ltd.
    Inventors: Kenji Kaneko, Jun Ishida, Yoshimune Hagiwara, Hitoshi Matsushima, Hirotada Ueda
  • Patent number: 4720811
    Abstract: Herein disclosed is a method of controlling a microprocessor in accordance with the present invention characterized in that, when the microprocessor for executing a microprogram in accordance with clock cycles .PHI..sub.1 and .PHI..sub.2 receives a command (i.e., STOP signal) for stopping a normal operation from the outside, a freezing signal (i.e., FRZ signal) synchronizing with the clock cycles is generated to bring the operation being executed into a stopped state.
    Type: Grant
    Filed: April 25, 1986
    Date of Patent: January 19, 1988
    Assignee: Hitachi, Ltd.
    Inventors: Noboru Yamaguchi, Kunio Uchiyama, Haruo Koizumi, Yoshimune Hagiwara, Tadahiko Nishimukai
  • Patent number: 4620292
    Abstract: A signal processor having a wide dynamic range and which can process both data in the fixed point representation and data in the floating point representation by the use of a single floating-point arithmetic circuit is capable of processing digital signals, such as voice signals, at high speed and in real time. In addition, this signal processor includes an arithmetic logic unit for floating point data and/or fixed point data in which there is selectively provided a first pair of first and second floating point data which are to be subjected to an arithmetic operation, or a second pair of data consisting of third floating (fixed) point data which is to be converted to fixed (floating) point data and fourth floating point data which is a reference data for the conversion. If the first pair is selected the first and second pair of floating point data are subjected to the arithmetic operation.
    Type: Grant
    Filed: February 12, 1985
    Date of Patent: October 28, 1986
    Assignees: Hitachi, Ltd., Hitachi Denshi Kabusihiki Kaisha
    Inventors: Yoshimune Hagiwara, Shizuo Sugiyama, Narimichi Maeda, Osamu Yumoto, Takashi Akazawa, Masahito Kobayashi, Yasuhiro Kita, Yuzo Kita
  • Patent number: 4592006
    Abstract: In an adder for floating point data, two floating point data are adjusted so that the exponent parts have the same value and the resulting adjusted mantissa parts are added. A first shift signal is generated on the basis of the result of the added mantissa parts and having a value necessary for normalization of the addition result, and a second shift signal is generated having a value equal to the difference between the adjusted exponent part of the floating point data and a minimum value predetermined for an exponent of any floating point data at which underflow occurs. The result of addition of the adjusted mantissa parts is shifted on the basis of said second shift signal or said first shift signal depending on whether or not an underflow occurs.
    Type: Grant
    Filed: February 12, 1985
    Date of Patent: May 27, 1986
    Assignees: Hitachi, Ltd., Hitachi Denshi Kabushiki Kaisha
    Inventors: Yoshimune Hagiwara, Shizuo Sugiyama, Narimichi Maeda, Osamu Yumoto, Takashi Akazawa, Masahito Kobayashi, Yasuhiro Kita, Yuzo Kita
  • Patent number: 4577154
    Abstract: A pulse width modulation circuit which can cancel the mean error of pulse width modulation with respect to time due to the offset voltage of a triangular wave signal and to the offset voltage of a comparator, by adding simple circuits to an existing pulse width modulation circuit. The invention relates also to an integration circuit of the product of two analog signals using the pulse width modulation circuit described above.The principle of the present invention combines a circuit for cancelling the offset of a triangular wave signal by inverting either the triangular wave signal with respect to an input signal or the input signal with respect to the triangular wave signal, in every predetermined period, with a circuit for eliminating the offset of a comparator by inverting the output of the comparator and replacing the input terminals of the comparator if the input signal is not inverted, or connecting the input terminal of the comparator as such if the input signal is inverted.
    Type: Grant
    Filed: July 26, 1983
    Date of Patent: March 18, 1986
    Assignees: Hitachi, Ltd., Hitachi Micro Computer Engineering Ltd.
    Inventors: Katsuaki Takagi, Yuzo Kita, Yoshimune Hagiwara, Kazuyoshi Ogawa, Hideo Hara
  • Patent number: 4562424
    Abstract: An integrator circuit comprising reset means by which, when it is detected that an integrator output V.sub.p for an input analog signal coincides with a plus or minus reference value, the integral output is reset to the vicinity of the middle of the plus and minus reference values, in effect, without interrupting the integrating operation; a circuit which produces a pulse each time coincidence is detected; and a circuit which produces a direction signal indicating whether the coincidence results from an increase or a decrease of the integral input.The pulses produced in the state in which the direction signal is indicating an increase are counted up, and the pulses produced in the state in which the direction signal is indicating a decrease are counted down, whereby the precise integral value of the input analog signal can be detected.
    Type: Grant
    Filed: July 26, 1983
    Date of Patent: December 31, 1985
    Assignees: Hitachi, Ltd., Hitachi Microcomputer Engineering Ltd.
    Inventors: Katsuaki Takagi, Yuzo Kita, Yoshimune Hagiwara, Shuichi Torii, Kazuyoshi Ogawa
  • Patent number: 4534010
    Abstract: According to the present invention, a normalized floating point type multiplier circuit including a multiplier for mantissa's multiplication and an adder for exponent's addition is equipped with both a detector circuit for detecting over- and under-flows and a compensation circuit for compensating the output of said multiplier without any programming, when the over- and under-flows are detected, so that the multiplying speed can be improved.
    Type: Grant
    Filed: October 21, 1981
    Date of Patent: August 6, 1985
    Assignees: Hitachi, Ltd., Hitachi Denshi Kabushiki Kaisha
    Inventors: Masahito Kobayashi, Narimichi Maeda, Yoshimune Hagiwara, Takashi Akazawa, Shizuo Sugiyama
  • Patent number: 4511990
    Abstract: A signal processor having a wide dynamic range and which can process both data in the fixed point representation and data in the floating point representation by the use of a single floating-point arithmetic circuit is capable of processing digital signals, such as voice signals, at high speed and in real time. In addition, this signal processor is capable of executing data input/output operations with an external circuit in the data format of the fixed point representation and of performing internal operations in the floating point representation format. Further, conversion of an operational result from fixed point representation to floating point representation, and vice versa, can be performed internally in accordance with program instruction.
    Type: Grant
    Filed: October 15, 1981
    Date of Patent: April 16, 1985
    Assignees: Hitachi, Ltd., Hitachi Denshi Kabushiki Kaisha
    Inventors: Yoshimune Hagiwara, Shizuo Sugiyama, Narimichi Maeda, Osamu Yumoto, Takashi Akazawa, Masahito Kobayashi, Yasuhiro Kita, Yuzo Kita
  • Patent number: 4455495
    Abstract: A programmable semiconductor integrated circuitry including a circuit programming element is disclosed. The circuit programming element can be activated in a short-circuit mode by the irradiation of a laser or electron beam or by ion implantation so that it is converted from its original nonconductive state into a conductive or conductable state, thereby providing electrical connection between circuits and/or circuit elements of the integrated circuitry for a desired circuit programming such as circuit creation, circuit conversion or circuit substitution.
    Type: Grant
    Filed: October 1, 1980
    Date of Patent: June 19, 1984
    Assignee: Hitachi, Ltd.
    Inventors: Toshiaki Masuhara, Osamu Minato, Katsuhiro Shimohigashi, Hiroo Masuda, Hideo Sunami, Yoshio Sakai, Yoshiaki Kamigaki, Eiji Takeda, Yoshimune Hagiwara
  • Patent number: 4308596
    Abstract: In a memory array of memory cells each having at least a gate, a substrate, a source and a drain, a writing operation is effected when the substrate and the source and drain are at the same potential and when a potential difference V.sub.p exists between the potential of the substrate and the source and drain and that at the gate. The stored contents are erased when a potential difference V.sub.p exists between the gate and the substrate. The stored condition is prevented from changing when a potential difference V.sub.p exists between the substrate and the gate and when a potential difference V.sub.wd exists between the substrate and the source and drain. When such a memory array is partially erased, cells not to be erased are sequentially driven by applying a voltage V.sub.wd between the source and drain and the substrate of the cell, applying a voltage V.sub.p between the gate and the substrate of the cell, and applying the same potential to the substrate and the gate of the cell.
    Type: Grant
    Filed: October 4, 1979
    Date of Patent: December 29, 1981
    Assignee: Hitachi, Ltd.
    Inventors: Atsushi Takai, Yuzo Kita, Yoshimune Hagiwara, Terumi Sawase, Takaaki Hagiwara
  • Patent number: 4270220
    Abstract: A television receiver of electronic tuning type employing a variable capacitance diode in a local oscillator of its tuning circuit, which comprises a memory storing a plurality of digital data indicative of tuning voltages corresponding to a plurality of channels respectively so that a tuning voltage corresponding to a selected channel can be applied to the variable capacitance diode in the tuning circuit, a D/A converter converting a digital data corresponding to a selected channel into an analog voltage to be supplied to the variable capacitance diode, and a tuning voltage control circuit which functions to sequentially modify, at a predetermined rate, the digital data of the selected channel read out from the memory until the tuning point is reached in the tuning circuit, and which applies sequentially such a signal to the D/A converter, whereby the tuning circuit can be tuned to the selected channel regardless of secular and other variations in the operating characteristic of the variable capacitance diod
    Type: Grant
    Filed: August 29, 1979
    Date of Patent: May 26, 1981
    Assignee: Hitachi, Ltd.
    Inventors: Yoshimune Hagiwara, Terumi Sawase, Atsushi Takai, Yuzo Kita, Akira Honda