Patents by Inventor Yoshinori Rokugou

Yoshinori Rokugou has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7126950
    Abstract: A storage circuit defines a first field for storing first header bits of a first payload signal of a first data unit, a second field, and a third field for storing the first payload signal. The first header bits are equal in number to second header bits of a second payload signal of a second data unit. A division circuit divides the first header bits by a generator polynomial to produce a first error check code. The same generator polynomial is used to divide the second header bits to produce a second error check code. A remainder of division of hypothetical header bits by the generator polynomial is summed to the first error check code to produce a sum which is inserted into the second field of the storage circuit. The hypothetical header bits are greater in number than a total number of bits in the first and second fields, so that the first and second data units can be distinguished from each other by different error check results of the first and second data units.
    Type: Grant
    Filed: February 13, 2001
    Date of Patent: October 24, 2006
    Assignee: NEC Corporation
    Inventors: Kazuo Takagi, Naoya Henmi, Shinobu Sasaki, Kurenai Murakami, Motoo Nishihara, Yoshinori Rokugou
  • Publication number: 20060193325
    Abstract: A storage circuit defines a first field for storing first header bits of a first payload signal of a first data unit, a second field, and a third field for storing the first payload signal. The first header bits are equal in number to second header bits of a second payload signal of a second data unit. A division circuit divides the first header bits by a generator polynomial to produce a first error check code. The same generator polynomial is used to divide the second header bits to produce a second error check code. A remainder of division of hypothetical header bits by the generator polynomial is summed to the first error check code to produce a sum which is inserted into the second field of the storage circuit. The hypothetical header bits are greater in number than a total number of bits in the first and second fields, so that the first and second data units can be distinguished from each other by different error check results of the first and second data units.
    Type: Application
    Filed: May 1, 2006
    Publication date: August 31, 2006
    Applicant: NEC Corporation
    Inventors: Kazuo Takagi, Naoya Henmi, Shinobu Sasaki, Kurenai Murakami, Motoo Nishihara, Yoshinori Rokugou
  • Publication number: 20010046232
    Abstract: A storage circuit defines a first field for storing first header bits of a first payload signal of a first data unit, a second field, and a third field for storing signal first payload signal. The first header bits are equal in number to second header bits of a second payload signal of a second data unit. A division circuit divides the first header bits by a generator polynomial to produce a first error check code. The same generator polynomial is used to divide the second header bits to produce a second error check code. A remainder of division of hypothetical header bits by the generator polynomial is summed to the first error check code to produce a sum which is inserted into the second field of the storage circuit. The hypothetical header bits are greater in number than a total number of bits in the first and second fields, so that the first and second data units can be distinguished from each other by different error check results of the first and second data units.
    Type: Application
    Filed: February 13, 2001
    Publication date: November 29, 2001
    Applicant: NEC Corporation
    Inventors: Kazuo Takagi, Naoya Henmi, Shinobu Sasaki, Kurenai Murakami, Motoo Nishihara, Yoshinori Rokugou