Patents by Inventor Young-Bin Yoon

Young-Bin Yoon has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11945798
    Abstract: Provided are aminopyridine compounds and pharmaceutically acceptable compositions thereof which exhibit inhibition activity against certain mutated forms of EGFR.
    Type: Grant
    Filed: August 26, 2022
    Date of Patent: April 2, 2024
    Assignees: YUHAN CORPORATION, JANSSEN BIOTECH, INC.
    Inventors: Hyunjoo Lee, Su Bin Choi, Young Ae Yoon, Kwan Hoon Hyun, Jae Young Sim, Marian C. Bryan, Scott Kuduk, James Campbell Robertson, Jaekyoo Lee, Paresh Devidas Salgaonkar, Byung-Chul Suh, Jong Sung Koh, So Young Hwang
  • Patent number: 8115550
    Abstract: A transmitter for supplying a large current upon phase change of an output voltage is disclosed.
    Type: Grant
    Filed: December 21, 2009
    Date of Patent: February 14, 2012
    Assignee: Dongbu HiTek Co., Ltd.
    Inventors: Dae-Joong Jang, Wook-Hee Park, Young-Bin Yoon
  • Publication number: 20100164623
    Abstract: A transmitter for supplying a large current upon phase change of an output voltage is disclosed.
    Type: Application
    Filed: December 21, 2009
    Publication date: July 1, 2010
    Inventors: Dae-Joong Jang, Wook-Hee Park, Young-Bin Yoon
  • Publication number: 20100164936
    Abstract: A differential signaling serial interface circuit includes a receiver including a voltage comparator having input terminals with a termination resistor RT, a panel in front of the receiver, the panel having a load, and a transmitter for supplying a differential input current to the load of the panel.
    Type: Application
    Filed: December 29, 2009
    Publication date: July 1, 2010
    Inventors: Wook Hee Park, Young Bin Yoon
  • Patent number: 6560304
    Abstract: An apparatus and method for reducing a pattern jitter is provided that uses a local symmetry forcing wave signal. Pattern jitter is generated when a timing phase of a symbol signal is recovered. The apparatus can include a demultiplexer receiving a preamble and data signal. A nonlinear operation unit preferably only receives the preamble signal from the demultiplexer, and a locally symmetric wave generator preferably only receives the data signal from the demultiplexer. A buffer memory selects from an output signal of the nonlinear operation unit and an output signal of the locally symmetric wave generator. An input signal controller receives a control signal and outputs an input control signal to control the buffer memory and the demultiplexer. The apparatus and method that reduces pattern jitter is a system with reduced complexity and reduced cost to advantageously embody a very large scale integration VLSI or the like.
    Type: Grant
    Filed: May 10, 1999
    Date of Patent: May 6, 2003
    Assignee: Hyundai Electronics Industries Co., Ltd.
    Inventors: Young Bin Yoon, In Seok Hwang, Yong Hoon Lee
  • Patent number: 6269134
    Abstract: A data transmission apparatus and method in a pulse amplitude modulation (PAM) communication system that converts information to be transmitted into digital data, converts the digital signal into an analog signal, modulates the analog signal using a PAM modulator, and transmits the signal through a predetermined transmission channel. The method includes detecting distortion in the signal to be transmitted to the transmission channel; generating compensation information corresponding to the distortion detected; and changing digital data to be input to the PAM modulator based upon the compensation information generated.
    Type: Grant
    Filed: July 21, 1998
    Date of Patent: July 31, 2001
    Assignee: Hyundai Electronics Industries Co., Ltd.
    Inventors: Young-Bin Yoon, Ki-Jo Kwon
  • Patent number: 6222401
    Abstract: A phase locked loop (PLL) using a gear shifting algorithm, includes a phase detector comparing phases of an external clock signal and a feedback internal clock signal, a gear shifting control unit outputting a plurality of control signals according to a programmed variable loop gain sequence and an output signal from the phase detector, a charge pump controlling a loop gain of a pumping voltage according to the plurality of control signals, a loop filter filtering an output signal from the charge pump, and a voltage controlled oscillator controlling a frequency of the second clock signal according to an output signal from the loop filter.
    Type: Grant
    Filed: March 10, 1999
    Date of Patent: April 24, 2001
    Assignee: Hyundai Electronics Industries Co., Ltd.
    Inventor: Young-Bin Yoon
  • Patent number: 6009134
    Abstract: A timing restoration circuit for a pulse amplitude modulation (PAM)-type communication system which is capable of effectively preventing interference between a plurality of receiving devices caused by phase locked loops (PLL) being disposed in one chip when a plurality of channels are employed. The PAM type communication system includes a logical operator and comparator for logically operating and comparing signals sequentially delayed in a single PLL with the received signal of each channel. The system then generates a selective control signal for selecting a signal from among the sequentially delayed signals closest to a timing of the received signal, and multiplexers are utilized for selecting the signals from among the output signals from the PLL closest to the timing of the received signals on the basis of the selective control signals outputted from the logical operator and comparator and outputting the selected signal as sampling pulse signals of each channel.
    Type: Grant
    Filed: August 29, 1997
    Date of Patent: December 28, 1999
    Assignee: LG Semicon Co., Ltd.
    Inventor: Young Bin Yoon
  • Patent number: D371669
    Type: Grant
    Filed: June 27, 1994
    Date of Patent: July 9, 1996
    Assignee: Daewoo Electronics Co., Ltd.
    Inventor: Young-Bin Yoon