Patents by Inventor Young-cheon Jeong

Young-cheon Jeong has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11862632
    Abstract: A semiconductor device includes a first gate electrode structure having a first gate insulating layer on a substrate and a first gate electrode on the first gate insulating layer. A first spacer structure includes a first spacer and a second spacer on side walls of the first gate electrode structure. The first spacer is disposed between the second spacer and the first gate electrode. A source/drain region is disposed on opposite sides of the first gate electrode structure. The first gate electrode includes a lower part of the first gate electrode, an upper part of the first gate electrode disposed on the lower part of the first gate electrode, and the first spacer is disposed on the side wall of the upper pan of the first gate electrode and is not disposed on the side wall of the lower part of the first gate electrode.
    Type: Grant
    Filed: April 21, 2021
    Date of Patent: January 2, 2024
    Assignee: SAMSUNG ELECTRONICS CO, LTD.
    Inventors: Kyong-Sik Yeom, Young Cheon Jeong
  • Publication number: 20220059529
    Abstract: A semiconductor device includes a first gate electrode structure having a first gate insulating layer on a substrate and a first gate electrode on the first gate insulating layer. A first spacer structure includes a first spacer and a second spacer on side walls of the first gate electrode structure. The first spacer is disposed between the second spacer and the first gate electrode. A source/drain region is disposed on opposite sides of the first gate electrode structure. The first gate electrode includes a lower part of the first gate electrode, an upper part of the first gate electrode disposed on the lower part of the first gate electrode, and the first spacer is disposed on the side wall of the upper pan of the first gate electrode and is not disposed on the side wall of the lower part of the first gate electrode.
    Type: Application
    Filed: April 21, 2021
    Publication date: February 24, 2022
    Inventors: KYONG-SIK YEOM, YOUNG CHEON JEONG
  • Patent number: 11101365
    Abstract: Example methods for fabricating a semiconductor device and example semiconductor devices are disclosed. An example method may include forming a sacrificial gate structure on a substrate, and the sacrificial gate structure may include a first portion and a second portion. The method may further include, removing the first portion of the sacrificial gate structure and forming an oxide film by oxidizing an upper surface of the second portion of the sacrificial gate structure after removing the first portion of the sacrificial gate structure. The method may additionally include, forming a trench on the substrate by removing the oxide film and the second portion of the sacrificial gate structure; and forming a gate electrode that fills the trench.
    Type: Grant
    Filed: November 14, 2019
    Date of Patent: August 24, 2021
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Young Cheon Jeong, YongKuk Jeong, Jin Hyuk Jeong, Tae Gyun Kim
  • Publication number: 20200251573
    Abstract: Example methods for fabricating a semiconductor device and example semiconductor devices are disclosed. An example method may include forming a sacrificial gate structure on a substrate, and the sacrificial gate structure may include a first portion and a second portion. The method may further include, removing the first portion of the sacrificial gate structure and forming an oxide film by oxidizing an upper surface of the second portion of the sacrificial gate structure after removing the first portion of the sacrificial gate structure. The method may additionally include, forming a trench on the substrate by removing the oxide film and the second portion of the sacrificial gate structure; and forming a gate electrode that fills the trench.
    Type: Application
    Filed: November 14, 2019
    Publication date: August 6, 2020
    Inventors: Young Cheon JEONG, YongKuk JEONG, Jin Hyuk JEONG, Tae Gyun KIM
  • Publication number: 20110207265
    Abstract: Example embodiments provide a nonvolatile memory device using resistive elements. The nonvolatile memory device may include a semiconductor substrate, a plurality of variable resistance patterns on the semiconductor substrate, and a plurality of heat sink patterns that are level with the variable resistance patterns and coupled to a ground voltage.
    Type: Application
    Filed: April 28, 2011
    Publication date: August 25, 2011
    Inventors: Yong-wook Kwon, Chul-soon Kwon, Young-cheon Jeong
  • Patent number: 7956343
    Abstract: Example embodiments provide a nonvolatile memory device using resistive elements. The nonvolatile memory device may include a semiconductor substrate, a plurality of variable resistance patterns on the semiconductor substrate, and a plurality of heat sink patterns that are level with the variable resistance patterns and coupled to a ground voltage.
    Type: Grant
    Filed: January 31, 2008
    Date of Patent: June 7, 2011
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Yong-wook Kwon, Chul-soon Kwon, Young-cheon Jeong
  • Patent number: 7932149
    Abstract: In a method of manufacturing a semiconductor device, a tunnel insulation layer is formed on a substrate. A charge trapping layer is formed on the tunnel insulation layer. A protection layer pattern or a mold is formed on the charge trapping layer. Charge trapping layer patterns are formed on the tunnel insulation layer by etching the charge trapping layer using the protection layer pattern or the mold. The charge trapping layer patterns may be spaced apart from each other. Blocking layers are formed on the charge trapping layer patterns, respectively. A gate electrode is formed on the blocking layers and the tunnel insulation layer using the protection layer pattern or the mold.
    Type: Grant
    Filed: May 19, 2009
    Date of Patent: April 26, 2011
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Jae-Hyun Park, Jeong-Uk Han, Jae-Min Yu, Young-Cheon Jeong, Sang-Hoon Park, Kwan-Jong Roh, Byeong-Cheol Lim, Yong-Seok Chung
  • Publication number: 20090286369
    Abstract: In a method of manufacturing a semiconductor device, a tunnel insulation layer is formed on a substrate. A charge trapping layer is formed on the tunnel insulation layer. A protection layer pattern or a mold is formed on the charge trapping layer. Charge trapping layer patterns are formed on the tunnel insulation layer by etching the charge trapping layer using the protection layer pattern or the mold. The charge trapping layer patterns may be spaced apart from each other. Blocking layers are formed on the charge trapping layer patterns, respectively. A gate electrode is formed on the blocking layers and the tunnel insulation layer using the protection layer pattern or the mold.
    Type: Application
    Filed: May 19, 2009
    Publication date: November 19, 2009
    Inventors: Jee-Hyun Park, Jeong-Uk Han, Jae-Min Yu, Young-Cheon Jeong, Sang-Hoon Park, Kwan-Jong Roh, Byeong-Cheol Lim, Yong-Seok Chung
  • Patent number: 7560765
    Abstract: A nonvolatile memory device includes a semiconductor substrate; a source region that is formed in the semiconductor substrate; a gate insulating film that is formed so as to partially overlap the source region on the semiconductor substrate; a floating gate that is formed on the gate insulating film so as to have a structure forming a uniform electric field in the portion that overlaps the source region; a control gate that is formed so as to be electrically isolated along one sidewall of the floating gate from an upper part of the floating gate, an inter-gate insulating film that is interposed between the floating gate and the control gate, and a drain region that is formed so as to be adjacent the other side of the control gate.
    Type: Grant
    Filed: January 18, 2007
    Date of Patent: July 14, 2009
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Jung-ho Moon, Chul-soon Kwon, Jae-min Yu, Jae-hyun Park, Young-cheon Jeong, In-gu Yoon
  • Publication number: 20080185568
    Abstract: Example embodiments provide a nonvolatile memory device using resistive elements. The nonvolatile memory device may include a semiconductor substrate, a plurality of variable resistance patterns on the semiconductor substrate, and a plurality of heat sink patterns that are level with the variable resistance patterns and coupled to a ground voltage.
    Type: Application
    Filed: January 31, 2008
    Publication date: August 7, 2008
    Inventors: Yong-wook Kwon, Chul-soon Kwon, Young-cheon Jeong
  • Patent number: 7338861
    Abstract: A nonvolatile memory device is provided which includes a floating gate having a lower portion formed in a trench defined in a surface of a substrate and an upper portion protruding above the surface of the substrate from the lower portion. A gate insulating layer is formed along an inner wall of the trench and interposed between the trench and the lower portion of the floating gate. A source region is formed in the substrate adjacent a first sidewall of the trench. A control gate having a first portion is formed over the surface of the substrate adjacent a second sidewall of the trench, and a second portion is formed over the upper portion of the floating gate and extending from the first portion. The first sidewall of the trench is opposite the second sidewall of the trench.
    Type: Grant
    Filed: April 20, 2005
    Date of Patent: March 4, 2008
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Ki-chul Kim, Young-cheon Jeong, Hyok-ki Kwon
  • Publication number: 20080050875
    Abstract: A method of fabricating a compound device includes forming a first gate insulating pattern on a semiconductor substrate including a first region and a second region, forming a second gate insulating layer on the first gate insulating pattern, and after forming the second gate insulating layer, forming a well in the second region of the semiconductor substrate.
    Type: Application
    Filed: December 27, 2006
    Publication date: February 28, 2008
    Inventors: Jung-Ho Moon, Chul-Soon Kwon, Jae-Min Yu, Young-Cheon Jeong, In-Gu Yoon, Byeong-Cheol Lim
  • Publication number: 20070252190
    Abstract: Provided are a nonvolatile memory device and a method for manufacturing the same. The nonvolatile memory device may include a semiconductor substrate, a floating gate, a second insulation layer, a third insulation layer, a control gate, and a common source line. The semiconductor substrate may have an active region limited by a device isolation region. The floating gate may be formed on the active region with a first insulation layer between the floating gate and the active region. The second insulation layer covers one side of the floating gate, and the third insulation layer covers the floating gate and the second insulation layer. The control gate may be formed on the other side of the floating gate with a fourth insulation layer between the control gate and the floating gate. The common source line may be formed in a portion of the substrate that is located under the second insulation layer.
    Type: Application
    Filed: January 17, 2007
    Publication date: November 1, 2007
    Inventors: Jae-Hyun Park, Chul-Soon Kwon, Jae-Min Yu, Ji-Woon Rim, Young-Cheon Jeong, In-Gu Yoon, Jung-Ho Moon
  • Publication number: 20070200165
    Abstract: Example embodiments may provide a nonvolatile memory device. The example embodiment nonvolatile memory device may include a floating gate structure formed on a semiconductor substrate with a gate insulating layer between them and/or a control gate formed adjacent to the floating gate with a tunneling insulation layer between them. The floating gate may include a first floating gate formed on the gate insulating layer, a second floating gate formed on the first floating gate with a first insulating pattern between them, and/or a gate connecting layer formed on at least one sidewall of the first insulating pattern so that the gate conducting layer may electrically connect the first floating gate and the second floating gate. The second floating gate may have a tip formed at its longitudinal end that may not contact the gate connecting layer.
    Type: Application
    Filed: January 23, 2007
    Publication date: August 30, 2007
    Inventors: Young-Cheon Jeong, Chul-Soon Kwon, Jae-Min Yu, Jae-Hyun Park, Jung-Ho Moon, Soung-Youb Ha, Byeong-Cheol Lim
  • Publication number: 20070170490
    Abstract: A nonvolatile memory device includes a semiconductor substrate; a source region that is formed in the semiconductor substrate; a gate insulating film that is formed so as to partially overlap the source region on hte semiconductor substrate; a floating gate that is formed on the gate insulating film so as to have a structure forming a uniform electric field in the portion that overlaps the source region; a control gate that is formed so as to be elecrically isolated along one sidewall of the floating gate from an upper part of the floating gate, an inter-gate insulating film that is interposed between the floating gate and the control gate, and a drain region that is formed so as to be adjacent the other side of the control gate.
    Type: Application
    Filed: January 18, 2007
    Publication date: July 26, 2007
    Inventors: Jung-ho Moon, Chul-soon Kwon, Jae-min Yu, Jae-hyun Park, Young-cheon Jeong, In-gu Yoon
  • Patent number: 7202524
    Abstract: A nonvolatile memory device is provided which includes a floating gate having a lower portion formed in a trench defined in a surface of a substrate and an upper portion protruding above the surface of the substrate from the lower portion. A gate insulating layer is formed along an inner wall of the trench and interposed between the trench and the lower portion of the floating gate. A source region is formed in the substrate adjacent a first sidewall of the trench. A control gate having a first portion is formed over the surface of the substrate adjacent a second sidewall of the trench, and a second portion is formed over the upper portion of the floating gate and extending from the first portion. The first sidewall of the trench is opposite the second sidewall of the trench.
    Type: Grant
    Filed: February 22, 2005
    Date of Patent: April 10, 2007
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Ki-chul Kim, Young-cheon Jeong, Hyok-ki Kwon
  • Publication number: 20070042539
    Abstract: In a method of manufacturing a non-volatile memory device, a first gate insulation layer and a conductive layer are formed on a substrate and then the conductive layer is partially oxidized to form an oxide layer pattern. The conductive layer is partially etched using the oxide layer pattern as an etching mask to form a floating gate electrode on the first gate insulation layer and then the silicon layer is formed on the substrate including the floating gate electrode. The silicon layer is oxidized to form a tunnel insulation layer and a second gate insulation layer on a sidewall of the floating gate electrode and on a surface portion of the substrate adjacent to the floating gate electrode and then a control gate electrode is formed on the tunnel insulation layer and the second gate insulation layer.
    Type: Application
    Filed: August 15, 2006
    Publication date: February 22, 2007
    Inventors: Young-Cheon Jeong, Chul-Soon Kwon, Jae-Min Yu, Jae-Hyun Park, Ji-Woon Rim, In-Gu Yoon
  • Publication number: 20060121675
    Abstract: A nonvolatile memory device is provided which includes a floating gate having a lower portion formed in a trench defined in a surface of a substrate and an upper portion protruding above the surface of the substrate from the lower portion. A gate insulating layer is formed along an inner wall of the trench and interposed between the trench and the lower portion of the floating gate. A source region is formed in the substrate adjacent a first sidewall of the trench. A control gate having a first portion is formed over the surface of the substrate adjacent a second sidewall of the trench, and a second portion is formed over the upper portion of the floating gate and extending from the first portion. The first sidewall of the trench is opposite the second sidewall of the trench.
    Type: Application
    Filed: April 20, 2005
    Publication date: June 8, 2006
    Inventors: Ki-chul Kim, Young-cheon Jeong, Hyok-ki Kwon
  • Publication number: 20050173756
    Abstract: A nonvolatile memory device is provided which includes a floating gate having a lower portion formed in a trench defined in a surface of a substrate and an upper portion protruding above the surface of the substrate from the lower portion. A gate insulating layer is formed along an inner wall of the trench and interposed between the trench and the lower portion of the floating gate. A source region is formed in the substrate adjacent a first sidewall of the trench. A control gate having a first portion is formed over the surface of the substrate adjacent a second sidewall of the trench, and a second portion is formed over the upper portion of the floating gate and extending from the first portion. The first sidewall of the trench is opposite the second sidewall of the trench.
    Type: Application
    Filed: February 22, 2005
    Publication date: August 11, 2005
    Inventors: Ki-chul Kim, Young-cheon Jeong, Hyok-ki Kwon