Patents by Inventor Young-Deuk Jeon

Young-Deuk Jeon has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20080136699
    Abstract: Provided is an algorithm analog-to-digital converter (ADC). The algorithm ADC obtains two digital outputs through different capacitor connections for one analog input signal and adds the digital output signals to obtain a final output value, so that a mismatch factor of the capacitor is removed to minimize a linearity limitation resulting from the capacitor mismatch. In addition, the algorithm ADC minimizes power consumption by making the operating frequency slow at a cycle requiring a high resolution and making the operating frequency fast at a cycle requiring a low resolution, i.e., outputting different operating clock frequencies according to a required resolution.
    Type: Application
    Filed: November 28, 2007
    Publication date: June 12, 2008
    Inventors: Seung Chul LEE, Young Deuk JEON, Kwi Dong KIM, Jong Kee KWON
  • Publication number: 20080129567
    Abstract: Provided is a multi-bit pipeline analog-to-digital converter (ADC) capable of altering an operating mode. The ADC includes: a sample-and-hold amplifier (SHA) for sampling and holding an input analog voltage; an n+1 number of B-bit flash ADCs for receiving an analog signal and converting the analog signal into a digital signal to output the digital signal; an n number of B-bit multiplying digital-to-analog converters (MDACs) for converting a difference between the digital signal output from the B-bit flash ADC and the front-stage output signal into an analog signal to output the analog signal to the next stage; and a mode control circuit for generating n-bit control signals to control the B-bit flash ADC and the B-bit MDAC according to required resolution and operating frequency.
    Type: Application
    Filed: February 16, 2007
    Publication date: June 5, 2008
    Inventors: Seung Chul Lee, Young Deuk Jeon, Kwi Dong Kim, Chong Ki Kwon
  • Publication number: 20080129576
    Abstract: Provided is a multi-bit pipeline analog-to-digital converter (ADC) having a merged capacitor switching structure. In a multiplying digital-to-analog converter (MDAC) used in the multi-bit pipeline ADC, switches are connected between the bottom plates of respective differential capacitors, thereby constantly maintaining a uniform input common mode voltage regardless of an input digital code. Thus, it is possible to improve the operating speed and performance of the MDAC.
    Type: Application
    Filed: September 20, 2007
    Publication date: June 5, 2008
    Inventors: Young Deuk Jeon, Seung Chul Lee, Kwi Dong Kim, Chong Ki Kwon, Jong Dae Kim
  • Publication number: 20080068237
    Abstract: Provided is a multi-bit pipeline analog-to-digital converter (ADC) having a shared amplifier structure. The multi-bit pipeline ADC includes: a sample-and-hold amplifier (SHA) for sampling and holding an input analog voltage and removing a sampling error of the input voltage; N-bit flash ADCs of first to K-th stages receiving analog signals, converting them into digital signals and outputting the digital signals; N-bit multiplying digital-to-analog converters (MDACs) of first to K-th stages converting differences between the digital signals output from the N-bit flash ADCs and output signals of preceding stages back into analog signals and outputting the analog signals; and a three-stage amplifier connected with an output of the N-bit MDAC of the first stage at a first clock and an output of the SHA at a second clock, wherein N is an integer greater than or equal to 1 and K is an integer greater than or equal to 2.
    Type: Application
    Filed: April 2, 2007
    Publication date: March 20, 2008
    Inventors: Young Deuk Jeon, Seung Chul Lee, Kwi Dong Kim, Jong Kee Kwon, Jong Dae Kim
  • Patent number: 7003265
    Abstract: A system and method for filtering signals in a communications system reduces hardware and chip size requirements by selectively connecting a filter along transmitter and receiver paths of a transceiver. In operation, a controller generated signals for connecting the filter along the transmitter path when the transceiver is in transmitter mode and for connecting the filter along the receiver path when the transmitter is in receiver mode. The controller then generates additional signals for setting one or more parameters of the filter based on the path connected, or put differently based on the operational mode of the transceiver. In a variation, the controller sets the parameters of additional elements coupled to the filter as a way of further controlling processing of the transmitter and receiver signals.
    Type: Grant
    Filed: August 27, 2004
    Date of Patent: February 21, 2006
    Assignee: GCT Semiconductor, Inc.
    Inventors: Young-Deuk Jeon, Seung-Wook Lee, Jeong-Woo Lee, Joonbae Park, Kyeongho Lee
  • Publication number: 20050048928
    Abstract: A system and method for filtering signals in a communications system reduces hardware and chip size requirements by selectively connecting a filter along transmitter and receiver paths of a transceiver. In operation, a controller generated signals for connecting the filter along the transmitter path when the transceiver is in transmitter mode and for connecting the filter along the receiver path when the transmitter is in receiver mode. The controller then generates additional signals for setting one or more parameters of the filter based on the path connected, or put differently based on the operational mode of the transceiver. In a variation, the controller sets the parameters of additional elements coupled to the filter as a way of further controlling processing of the transmitter and receiver signals.
    Type: Application
    Filed: August 27, 2004
    Publication date: March 3, 2005
    Inventors: Young-Deuk Jeon, Seung-Wook Lee, Jeong-Woo Lee, Joonbae Park, Kyeongho Lee