Patents by Inventor Young Doo Jeon
Young Doo Jeon has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).
-
Publication number: 20240421013Abstract: Integrated circuit (IC) structure, IC die structures and methods of fabrication are described in which one or more edge recesses are formed in an IC die. Upon direct bonding to an electronic component, a molding compound can be applied to the bonded structure where the molding compound fills the one or more edge recesses and encroached underneath the IC die and between the IC die and the electronic component.Type: ApplicationFiled: February 23, 2024Publication date: December 19, 2024Inventors: Jixuan Gong, Vidhya Ramachandran, Jie-Hua Zhao, Young Doo Jeon, Wei Chen, Jun Zhai
-
Publication number: 20240421126Abstract: Integrated circuit (IC) structures, electronic modules, and methods of fabrication are described in which direct bonded interfaces are removed at corners or edges to counteract the potential for non-bonding or delamination. This can be accomplished during singulation, in which a side recess is formed through an entire thickness of an electronic component and into a direct bonded die, followed by final singulation of the IC structure.Type: ApplicationFiled: March 7, 2024Publication date: December 19, 2024Inventors: Chi Nung Ni, Wei Chen, Weiming Chris Chen, Vidhya Ramachandran, Jie-Hua Zhao, Suk-Kyu Ryu, Myung Jin Yim, Chih-Ming Chung, Jun Zhai, Young Doo Jeon, Seungjae Lee
-
Publication number: 20240249989Abstract: Microelectronic structures with selectively applied underfill material and/or edge bond material are described. In an embodiment, isolated underfill regions and/or edge bond regions are applied to adjacent to one or more edges of an electronic device and form a plurality of vent openings along the one or more edges.Type: ApplicationFiled: January 23, 2023Publication date: July 25, 2024Inventors: Wei Chen, Balaji Nandhivaram Muthuraman, Arun Sasi, Jie-Hua Zhao, Suk-Kyu Ryu, Jun Zhai, Dominic Morache, Young Doo Jeon
-
Patent number: 11935952Abstract: Provided in a semiconductor device including a substrate, an active region upwardly protruding from the substrate, a plurality of active fins upwardly protruding from the active region and extending in a first direction parallel to an upper surface of the substrate, the plurality of active fins being provided in a second direction that is parallel to the upper surface of the substrate and intersects with the first direction, and an isolation structure provided on the substrate, the isolation structure covering a sidewall of the active region and a lower portion of a sidewall of each of the plurality of active fins, wherein a first sidewall of the active region adjacent to a first active fin among the plurality of active fins has a staircase shape, the first active fin being provided on a first edge of the active region in the second direction.Type: GrantFiled: September 15, 2022Date of Patent: March 19, 2024Assignee: SAMSUNG ELECTRONICS CO., LTD.Inventors: Young-Doo Jeon, Han-Wool Park, Se-Jin Park, No-Young Chung
-
Patent number: 11908819Abstract: Semiconductor packaging substrates and processing sequences are described. In an embodiment, a packaging substrate includes a build-up structure, and a patterned metal contact layer partially embedded within the build-up structure and protruding from the build-up structure. The patterned metal contact layer may include an array of surface mount (SMT) metal bumps in a chip mount area, a metal dam structure or combination thereof.Type: GrantFiled: October 12, 2022Date of Patent: February 20, 2024Assignee: Apple Inc.Inventors: Jun Chung Hsu, Chih-Ming Chung, Jun Zhai, Yifan Kao, Young Doo Jeon, Taegui Kim
-
Publication number: 20230245988Abstract: Die reconstitution methods and dies with reconstituted contact bumps are described. In an embodiment, a die reconstitution method includes reconstituting a plurality of dies including first contact bumps of a first type, partially removing the first contact bumps, and forming second contact bumps of a second type on top of the partially removed first contact bumps, where the second type is different than the first type.Type: ApplicationFiled: November 22, 2022Publication date: August 3, 2023Inventors: Kwan-Yu Lai, Kunzhong Hu, Jun Zhai, Young Doo Jeon
-
Publication number: 20230115986Abstract: Semiconductor packaging substrates and processing sequences are described. In an embodiment, a packaging substrate includes a build-up structure, and a patterned metal contact layer partially embedded within the build-up structure and protruding from the build-up structure. The patterned metal contact layer may include an array of surface mount (SMT) metal bumps in a chip mount area, a metal dam structure or combination thereof.Type: ApplicationFiled: October 12, 2022Publication date: April 13, 2023Inventors: Jun Chung Hsu, Chih-Ming Chung, Jun Zhai, Yifan Kao, Young Doo Jeon, Taegui Kim
-
Publication number: 20230021228Abstract: Provided in a semiconductor device including a substrate, an active region upwardly protruding from the substrate, a plurality of active fins upwardly protruding from the active region and extending in a first direction parallel to an upper surface of the substrate, the plurality of active fins being provided in a second direction that is parallel to the upper surface of the substrate and intersects with the first direction, and an isolation structure provided on the substrate, the isolation structure covering a sidewall of the active region and a lower portion of a sidewall of each of the plurality of active fins, wherein a first sidewall of the active region adjacent to a first active fin among the plurality of active fins has a staircase shape, the first active fin being provided on a first edge of the active region in the second direction.Type: ApplicationFiled: September 15, 2022Publication date: January 19, 2023Applicant: SAMSUNG ELECTRONICS CO., LTD.Inventors: Young-Doo JEON, Han-Wool PARK, Se-Jin PARK, No-Young CHUNG
-
Patent number: 11545455Abstract: Semiconductor packaging substrates and processing sequences are described. In an embodiment, a packaging substrate includes a build-up structure, and a patterned metal contact layer partially embedded within the build-up structure and protruding from the build-up structure. The patterned metal contact layer may include an array of surface mount (SMT) metal bumps in a chip mount area, a metal dam structure or combination thereof.Type: GrantFiled: May 28, 2019Date of Patent: January 3, 2023Assignee: Apple Inc.Inventors: Jun Chung Hsu, Chih-Ming Chung, Jun Zhai, Yifan Kao, Young Doo Jeon, Taegui Kim
-
Patent number: 11469325Abstract: Provided in a semiconductor device including a substrate, an active region upwardly protruding from the substrate, a plurality of active fins upwardly protruding from the active region and extending in a first direction parallel to an upper surface of the substrate, the plurality of active fins being provided in a second direction that is parallel to the upper surface of the substrate and intersects with the first direction, and an isolation structure provided on the substrate, the isolation structure covering a sidewall of the active region and a lower portion of a sidewall of each of the plurality of active fins, wherein a first sidewall of the active region adjacent to a first active fin among the plurality of active fins has a staircase shape, the first active fin being provided on a first edge of the active region in the second direction.Type: GrantFiled: April 24, 2019Date of Patent: October 11, 2022Assignee: SAMSUNG ELECTRONICS CO., LTD.Inventors: Young-Doo Jeon, Han-Wool Park, Se-Jin Park, No-Young Chung
-
Publication number: 20200381383Abstract: Semiconductor packaging substrates and processing sequences are described. In an embodiment, a packaging substrate includes a build-up structure, and a patterned metal contact layer partially embedded within the build-up structure and protruding from the build-up structure. The patterned metal contact layer may include an array of surface mount (SMT) metal bumps in a chip mount area, a metal dam structure or combination thereof.Type: ApplicationFiled: May 28, 2019Publication date: December 3, 2020Inventors: Jun Chung Hsu, Chih-Ming Chung, Jun Zhai, Yifan Kao, Young Doo Jeon, Taegui Kim
-
Publication number: 20200119181Abstract: Provided in a semiconductor device including a substrate, an active region upwardly protruding from the substrate, a plurality of active fins upwardly protruding from the active region and extending in a first direction parallel to an upper surface of the substrate, the plurality of active fins being provided in a second direction that is parallel to the upper surface of the substrate and intersects with the first direction, and an isolation structure provided on the substrate, the isolation structure covering a sidewall of the active region and a lower portion of a sidewall of each of the plurality of active fins, wherein a first sidewall of the active region adjacent to a first active fin among the plurality of active fins has a staircase shape, the first active fin being provided on a first edge of the active region in the second direction.Type: ApplicationFiled: April 24, 2019Publication date: April 16, 2020Applicant: SAMSUNG ELECTRONICS CO., LTD.Inventors: Young-Doo JEON, Han-Wool Park, Se-Jin Park, No-Young Chung
-
Patent number: 9548288Abstract: A system that includes an integrated circuit die and a power supply decoupling unit is disclosed. The system includes an integrated circuit die, and interconnection region, and a decoupling unit. The integrated circuit die includes a plurality of circuits, which each include multiple devices interconnected using wires fabricated on a first plurality of conductive layers. The interconnection region includes multiple solder balls, and multiple conductive paths, each of which includes wires fabricated on a second plurality conductive layers. At least one solder ball is connected to an Input/Output terminal of a first circuit of the plurality of circuits via one of the conductive paths. The decoupling unit may include a plurality of capacitors and a plurality of terminals. Each terminal of the decoupling unit may be coupled to a respective power terminal of a second circuit of the plurality of circuits via the conductive paths.Type: GrantFiled: December 11, 2015Date of Patent: January 17, 2017Assignee: Apple Inc.Inventors: Vidhya Ramachandran, Chonghua Zhong, Shawn Searles, Jun Zhai, Young Doo Jeon, Huabo Chen
-
Publication number: 20090130601Abstract: A method for fabricating a semiconductor device may include forming first and second photoresist patterns that intersect with each other on and/or over an etched film, and forming a fine pattern on the etched film by etching the etched film using the first and second photoresist patterns as an etching mask. According to embodiments, a fine pattern, such as a contact hole, may be formed by performing two exposure processes. The method may use existing masks for line and/or space. The method may secure a sufficient etching margin by securing a sufficient thickness of a photoresist film through two photoresist coating processes.Type: ApplicationFiled: November 8, 2008Publication date: May 21, 2009Inventor: Young-Doo Jeon
-
Publication number: 20080035980Abstract: Embodiments relate to a mask in which a mask pattern used for forming a contact hole may be designed such that any one of a horizontal-axis length and a vertical-axis length may be greater than the other in a photolithography process for forming the contact hole. In embodiments, a method for fabricating a mask having a plurality of patterns for forming a contact hole may be provided, in which the pattern may be designed differently depending on a distance between contact holes to be formed.Type: ApplicationFiled: August 10, 2007Publication date: February 14, 2008Inventor: Young-Doo Jeon
-
Patent number: 6362090Abstract: A method for forming flip chip bumps or UBM for a high speed copper interconnect chip, and more particularly to a method for forming a flip chip bump or UBM of copper/nickel, copper/nickel/copper or etc. which are carried out by a subsequent process of electroless copper plating and electroless nickel plating on a copper I/O pad. According to the method, both of electroless copper and nickel plating methods are used for forming electroless copper/nickel bumps of a copper interconnect chip so that advantages of the electroless copper plating, i.e. excellent selectivity and adhering strength to the copper chip pad and an advantage of the electroless nickel plating, i.e. excellent plating rate can be achieved at the same time.Type: GrantFiled: November 3, 2000Date of Patent: March 26, 2002Assignee: Korea Advanced Institute of Science and TechnologyInventors: Kyung Wook Paik, Jae Woong Nah, Young Doo Jeon, Myung Jin Yim