Patents by Inventor Young-ho Lim

Young-ho Lim has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20240105991
    Abstract: The present invention relates to an electrolyte solution and a secondary battery including the same. According to the present invention, the present invention has an effect of providing a secondary battery having improved charging efficiency and output due to low discharge resistance and having a long lifespan and excellent high-temperature capacity retention by suppressing gas generation and increase in thickness.
    Type: Application
    Filed: January 21, 2022
    Publication date: March 28, 2024
    Inventors: Min Jung JANG, Min Goo KIM, Young Rok LIM, Ji Young CHOI, Sang Ho LEE, Wan Chul KANG, Jong Cheol YUN, Ji Seong HAN, Hee Jeong RYU, Jae Won CHUNG
  • Publication number: 20240097189
    Abstract: The present invention relates to an electrolyte solution and a secondary battery including the same. According to the present invention, the present invention has an effect of providing a secondary battery having improved charging efficiency and output due to low discharge resistance and having a long lifespan and excellent high-temperature capacity retention by suppressing gas generation and increase in thickness.
    Type: Application
    Filed: January 21, 2022
    Publication date: March 21, 2024
    Inventors: Min Jung JANG, Min Goo KIM, Young Rok LIM, Ji Young CHOI, Sang Ho LEE, Wan Chul KANG, Jong Cheol YUN, Ji Seong HAN, Hee Jeong RYU, Jae Won CHUNG
  • Publication number: 20240097190
    Abstract: The present invention relates to an electrolyte solution and a secondary battery including the same. According to the present invention, the present invention has an effect of providing a secondary battery having improved charging efficiency and output due to low discharge resistance and having a long lifespan and excellent high-temperature capacity retention by suppressing gas generation and increase in thickness.
    Type: Application
    Filed: January 21, 2022
    Publication date: March 21, 2024
    Inventors: Min Jung JANG, Min Goo KIM, Young Rok LIM, Ji Young CHOI, Sang Ho LEE, Wan Chul KANG, Jong Cheol YUN, Ji Seong HAN, Hee Jeong RYU, Jae Won CHUNG
  • Publication number: 20240097188
    Abstract: The present invention relates to an electrolyte solution and a secondary battery including the same. According to the present invention, the present invention has an effect of providing a secondary battery having improved charging efficiency and output due to low discharge resistance and having a long lifespan and excellent high-temperature capacity retention by suppressing gas generation and increase in thickness.
    Type: Application
    Filed: January 21, 2022
    Publication date: March 21, 2024
    Inventors: Min Jung JANG, Min Goo KIM, Young Rok LIM, Ji Young CHOI, Sang Ho LEE, Wan Chul KANG, Jong Cheol YUN, Ji Seong HAN, Hee Jeong RYU, Jae Won CHUNG
  • Publication number: 20240097580
    Abstract: An inverter driving apparatus includes an inverter having a plurality of legs respectively corresponding to each of a plurality of phases and the control unit generating space vector modulation signals based on a phase voltage command, each of the space vector modulation signals corresponding to each of the plurality of phases, respectively, determining whether an output voltage of the inverter corresponding to at least one space vector modulation signal of the space vector modulation is in a non-linear region by determining whether each voltage of the space vector modulation signals is included in a predetermined range, generating a terminal voltage command by determining whether or not to apply an offset voltage to each of the space vector modulation signals based on the determination of the non-linear region, and controlling a turn-on state of at least one switch included in each of the plurality of legs by modulating the terminal voltage command based on pulse width modulation.
    Type: Application
    Filed: November 11, 2022
    Publication date: March 21, 2024
    Applicants: Hyundai Motor Company, Kia Corporation
    Inventors: Hyun Jae LIM, Yong Jae LEE, Young Ho CHAE, Young Kwan KO, Young Gi LEE
  • Patent number: 11916878
    Abstract: Disclosed are an apparatus and a method for Internet of Things (IoT) device security. The method includes unifying a port in a first IoT device for communication, receiving, by the first IoT device, a packet from a second IoT device through the port, identifying whether the packet in the first IoT device is in a preset packet form, verifying content of the packet in the first IoT device when the packet is in the preset packet form, and opening the port for providing a service in the first IoT device when the verifying of the packet content is successful.
    Type: Grant
    Filed: November 1, 2021
    Date of Patent: February 27, 2024
    Assignee: Electronics and Telecommunications Research Institute
    Inventors: Yun-Kyung Lee, Kyeong Tae Kim, Young Ho Kim, Jeong Nyeo Kim, Seon-Gyoung Sohn, Jae Deok Lim
  • Patent number: 11367349
    Abstract: Disclosed herein is a method of detecting a vehicle speed. The method includes receiving a first vehicle image photographed by a camera at a first time; identifying an area occupied by the license plate from the first vehicle image and extracting a first number; receiving a second vehicle image photographed by the camera at a second time; identifying an area occupied by the license plate from the second vehicle image and extracting a second number; comparing the first number with the second number to determine whether the first number is equal to the second number; deciding an actual size of the number of plate; calculating a distance between the vehicle and the camera at first and second times; and calculating a vehicle speed.
    Type: Grant
    Filed: May 15, 2020
    Date of Patent: June 21, 2022
    Assignee: KT&C CO., LTD
    Inventors: Jong Bae Park, Hyun Mug Ji, Young Ho Lim, Jung Pil Jung, Hyuk Sub Kwon
  • Publication number: 20200372794
    Abstract: Disclosed herein is a method of detecting a vehicle speed. The method includes receiving a first vehicle image photographed by a camera at a first time; identifying an area occupied by the license plate from the first vehicle image and extracting a first number; receiving a second vehicle image photographed by the camera at a second time; identifying an area occupied by the license plate from the second vehicle image and extracting a second number; comparing the first number with the second number to determine whether the first number is equal to the second number; deciding an actual size of the number of plate; calculating a distance between the vehicle and the camera at first and second times; and calculating a vehicle speed.
    Type: Application
    Filed: May 15, 2020
    Publication date: November 26, 2020
    Inventors: Jong Bae PARK, Hyun Mug JI, Young Ho LIM, Jung Pil JUNG, Hyuk Sub KWON
  • Patent number: 8539144
    Abstract: A nonvolatile semiconductor memory device includes a memory cell array having a plurality of banks and a cache block corresponding to each of the plurality of banks. The cache block has a predetermined data storage capacity. A page buffer is included which corresponds to each of the plurality of banks. A programming circuit programs all of the plurality of banks except a last of said banks with page data. The page data is loaded through each page buffer and programmed into each cache block such that when page data for the last bank is loaded into the page buffer, the loaded page data and the page data programmed into the respective cache blocks are programmed into respective corresponding banks.
    Type: Grant
    Filed: July 30, 2012
    Date of Patent: September 17, 2013
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Dong-Hyuk Chae, Young-Ho Lim
  • Patent number: 8520434
    Abstract: Provided is a method of storing configuration data regarding an operating environment of a flash memory device, which includes a memory cell array having an electrical fuse (E-Fuse) block for storing the configuration data. The method includes storing the configuration data in multiple strings of the E-Fuse block, each string including multiple memory cells configured to store one bit.
    Type: Grant
    Filed: August 4, 2011
    Date of Patent: August 27, 2013
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Sang-gu Kang, Young-ho Lim
  • Patent number: 8493785
    Abstract: A non-volatile memory device includes a memory cell array which includes a plurality of non-volatile memory cells, a plurality of word lines, and a plurality of bit lines. The memory device further includes an internal data output line for outputting data read from the bit lines of the memory array, and a page buffer operatively connected between a bit line of the memory cell array and the internal data output line. The page buffer includes a sense node which is selectively connected to the bit line, a latch circuit having a latch node which is selectively connected to the sense node, a latch input path which sets a logic voltage of the latch node in the programming mode and the read mode, and a latch output path which is separate from the latch input path.
    Type: Grant
    Filed: May 7, 2012
    Date of Patent: July 23, 2013
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Sung-Soo Lee, Young-Ho Lim, Hyun-Chul Cho, Dong-Hyuk Chae
  • Patent number: 8467246
    Abstract: A method of operating a non-volatile memory device includes storing one or more addresses of word lines (WLs), but not the entire addresses of the WLs, into a latch, the WLs disposed between a string selection line (SSL) and a ground selection line (GSL), selecting a first WL from the latch, performing an erasing operation on memory cells associated with the string selection line (SSL), the memory cells associated with the SSL constituting a memory block, and verifying the erasing operation on memory cells associated with the selected first WL.
    Type: Grant
    Filed: March 2, 2011
    Date of Patent: June 18, 2013
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Tae-Young Kim, Young Ho Lim
  • Publication number: 20130003455
    Abstract: A nonvolatile semiconductor memory device for an efficient program of multilevel data includes a memory cell array having a plurality of banks and a cache block corresponding to each of the plurality of banks. The cache block has a predetermined data storage capacity. A page buffer is included which corresponds to each of the plurality of banks. A programming circuit programs all of the plurality of banks except a last of said banks with page data. The page data is loaded through each page buffer and programmed into each cache block such that when page data for the last bank is loaded into the page buffer, the loaded page data and the page data programmed into the respective cache blocks are programmed into respective corresponding banks.
    Type: Application
    Filed: July 30, 2012
    Publication date: January 3, 2013
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Dong-Hyuk CHAE, Young-Ho LIM
  • Publication number: 20120307560
    Abstract: A non-volatile memory device includes a memory cell array which includes a plurality of non-volatile memory cells, a plurality of word lines, and a plurality of bit lines. The memory device further includes an internal data output line for outputting data read from the bit lines of the memory array, and a page buffer operatively connected between a bit line of the memory cell array and the internal data output line. The page buffer includes a sense node which is selectively connected to the bit line, a latch circuit having a latch node which is selectively connected to the sense node, a latch input path which sets a logic voltage of the latch node in the programming mode and the read mode, and a latch output path which is separate from the latch input path.
    Type: Application
    Filed: May 7, 2012
    Publication date: December 6, 2012
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Sung-Soo Lee, Young-Ho Lim, Hyun-Chul Cho, Dong-Hyuk Chae
  • Patent number: 8234440
    Abstract: A nonvolatile semiconductor memory device includes a memory cell array having a plurality of banks and a cache block corresponding to each of the plurality of banks. The cache block has a predetermined data storage capacity. A page buffer is included which corresponds to each of the plurality of banks. A programming circuit programs all of the plurality of banks except a last of said banks with page data. The page data is loaded through each page buffer and programmed into each cache block such that when page data for the last bank is loaded into the page buffer, the loaded page data and the page data programmed into the respective cache blocks are programmed into respective corresponding banks.
    Type: Grant
    Filed: September 22, 2011
    Date of Patent: July 31, 2012
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Dong-Hyuk Chae, Young-Ho Lim
  • Patent number: 8218365
    Abstract: Disclosed is a flash memory device having multiple strings, where each string includes first memory cells and second memory cells. One second memory cell of the second memory cells in each string is set to a programmed state, and remaining second memory cells are set to an erased state.
    Type: Grant
    Filed: March 19, 2009
    Date of Patent: July 10, 2012
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Moo-Sung Kim, Young-Ho Lim
  • Patent number: 8174888
    Abstract: In one aspect, a non-volatile memory device is provided which is operable in a programming mode and a read mode. The memory device includes a memory cell array which includes a plurality of non-volatile memory cells, a plurality of word lines, and a plurality of bit lines. The memory device further includes an internal data output line for outputting data read from the bit lines of the memory array, and a page buffer operatively connected between a bit line of the memory cell array and the internal data output line. The page buffer includes a sense node which is selectively connected to the bit line, a latch circuit having a latch node which is selectively connected to the sense node, a latch input path which sets a logic voltage of the latch node in the programming mode and the read mode, and a latch output path which is separate from the latch input path and which sets as logic voltage of the internal date output line according to the logic voltage of the latch node.
    Type: Grant
    Filed: April 1, 2010
    Date of Patent: May 8, 2012
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Sung-Soo Lee, Young-Ho Lim, Hyun-Chul Cho, Dong-Hyuk Chae
  • Publication number: 20120079173
    Abstract: A nonvolatile semiconductor memory device includes a memory cell array having a plurality of banks and a cache block corresponding to each of the plurality of banks. The cache block has a predetermined data storage capacity. A page buffer is included which corresponds to each of the plurality of banks. A programming circuit programs all of the plurality of banks except a last of said banks with page data. The page data is loaded through each page buffer and programmed into each cache block such that when page data for the last bank is loaded into the page buffer, the loaded page data and the page data programmed into the respective cache blocks are programmed into respective corresponding banks.
    Type: Application
    Filed: September 22, 2011
    Publication date: March 29, 2012
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Dong-Hyuk CHAE, Young-Ho LIM
  • Publication number: 20120051138
    Abstract: A method of operating a non-volatile memory device includes storing one or more addresses of word lines (WLs), but not the entire addresses of the WLs, into a latch, the WLs disposed between a string selection line (SSL) and a ground selection line (GSL), selecting a first WL from the latch, performing an erasing operation on memory cells associated with the string selection line (SSL), the memory cells associated with the SSL constituting a memory block, and verifying the erasing operation on memory cells associated with the selected first WL.
    Type: Application
    Filed: March 2, 2011
    Publication date: March 1, 2012
    Inventors: Tae-Young Kim, Young Ho Lim
  • Patent number: 8085589
    Abstract: A method of programming a flash memory includes programming memory cells connected to a selected word line by applying a first voltage to the selected word line and a second voltage to non-selected word lines, the second voltage being lower than the first voltage, lowering the first voltage of the selected word line to a third voltage after programming the memory cells connected to the selected word line, the third voltage being lower than the first voltage, and recovering a fourth voltage of the selected word line and the non-selected word lines, the fourth voltage being lower than the second and third voltages.
    Type: Grant
    Filed: September 14, 2010
    Date of Patent: December 27, 2011
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Moo-Sung Kim, Young-Ho Lim