Patents by Inventor Young-joo Jeon

Young-joo Jeon has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20160357042
    Abstract: A display device includes: a first panel including a common voltage wire on a first substrate, and a light blocking layer which is on the common voltage wire and exposes a portion of the common voltage wire, a second panel facing the first panel and including a common electrode on a second substrate; and a sealant between the first and second panels and electrically connecting the common electrode of the second panel and the common voltage wire of the first panel to each other. The sealant includes a first sealing portion having a first color and a second sealing portion having a second color different from the first color of the first sealing portion. The second sealing portion overlaps the exposed portion of the common voltage wire of the first panel and electrically connects the common electrode of the second panel to the common voltage wire.
    Type: Application
    Filed: January 19, 2016
    Publication date: December 8, 2016
    Inventors: Won-Gap Yoon, Byung-Chul Kim, Jae Hong Park, Sang Hee Yu, Young Joo Jeon, Kyung Seon Tak
  • Patent number: 8295076
    Abstract: Memory devices include a row decoder, a first variable resistance memory cell connected to a first bit line and connected to the row decoder by a word line and a second variable resistance memory cell connected to a second bit line and connected to the row decoder by the word line. The memory devices further include a bit line select circuit coupled to the first and second bit lines and configured to compensate for a difference in word line resistance between the row decoder and the respective first and second memory cells. In some embodiments, the bit line select circuit includes first and second transistors configured to selective respective ones of the first and second bit lines and the first and second transistors have different resistances that compensate for the difference in word line resistance.
    Type: Grant
    Filed: June 21, 2010
    Date of Patent: October 23, 2012
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Young-Joo Jeon, Kwang-Woo Lee, Daewon Ha
  • Patent number: 8040720
    Abstract: A memory cell device is provided which includes a substrate, a plurality of unit memory cells connected between a word line and respective bit lines, where each memory cell including a resistance variable element, such a phase-change element, and a diode connected in series between the word line and the respective bit line, and a biasing circuit which applies a biasing voltage to the substrate to decrease a current flow in the word line.
    Type: Grant
    Filed: May 18, 2009
    Date of Patent: October 18, 2011
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Daewon Ha, Young-joo Jeon
  • Publication number: 20100321981
    Abstract: Memory devices include a row decoder, a first variable resistance memory cell connected to a first bit line and connected to the row decoder by a word line and a second variable resistance memory cell connected to a second bit line and connected to the row decoder by the word line. The memory devices further include a bit line select circuit coupled to the first and second bit lines and configured to compensate for a difference in word line resistance between the row decoder and the respective first and second memory cells. In some embodiments, the bit line select circuit includes first and second transistors configured to selective respective ones of the first and second bit lines and the first and second transistors have different resistances that compensate for the difference in word line resistance.
    Type: Application
    Filed: June 21, 2010
    Publication date: December 23, 2010
    Inventors: Young-Joo Jeon, Kwang-Woo Lee, Daewon Ha
  • Publication number: 20090285015
    Abstract: A memory cell device is provided which includes a substrate, a plurality of unit memory cells connected between a word line and respective bit lines, where each memory cell including a resistance variable element, such a phase-change element, and a diode connected in series between the word line and the respective bit line, and a biasing circuit which applies a biasing voltage to the substrate to decrease a current flow in the word line.
    Type: Application
    Filed: May 18, 2009
    Publication date: November 19, 2009
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Daewon HA, Young-joo JEON