Patents by Inventor Young-kwon Jo

Young-kwon Jo has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 10283176
    Abstract: Provided is a delay-locked loop circuit for providing a delay-locked clock signal to a data output buffer, the delay-locked loop circuit including: a first delay-locked-mode-based selector configured to select, as a first selected clock signal, one of a first divided clock signal, which is obtained by dividing a reference clock signal by N, and the reference clock signal; and a delay-locked mode controller configured to determine a delay-locked mode on the basis of a command received from the outside and to control the first delay-locked-mode-based selector according to the delay-locked mode. The delay-locked clock signal is generated by comparing a phase of a feedback clock signal generated from the first selected clock signal with a phase of the reference clock signal.
    Type: Grant
    Filed: November 14, 2017
    Date of Patent: May 7, 2019
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Hun-dae Choi, Young-kwon Jo
  • Publication number: 20180068699
    Abstract: Provided is a delay-locked loop circuit for providing a delay-locked clock signal to a data output buffer, the delay-locked loop circuit including: a first delay-locked-mode-based selector configured to select, as a first selected clock signal, one of a first divided clock signal, which is obtained by dividing a reference clock signal by N, and the reference clock signal; and a delay-locked mode controller configured to determine a delay-locked mode on the basis of a command received from the outside and to control the first delay-locked-mode-based selector according to the delay-locked mode. The delay-locked clock signal is generated by comparing a phase of a feedback clock signal generated from the first selected clock signal with a phase of the reference clock signal.
    Type: Application
    Filed: November 14, 2017
    Publication date: March 8, 2018
    Inventors: Hun-dae Choi, Young-kwon Jo
  • Patent number: 9858983
    Abstract: A memory device may include a latency control circuit configured to control a write latency and a read latency. The memory device compensates a write latency corresponding to a write command in response to a clock signal for a delay time on a data input path, and generates a write latency control signal. Write data input to a data bus in response to the write latency control signal is immediately aligned with the clock signal and latched and provided to a memory cell array.
    Type: Grant
    Filed: July 27, 2016
    Date of Patent: January 2, 2018
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Han-gi Jung, Young-kwon Jo
  • Patent number: 9847113
    Abstract: Provided is a delay-locked loop circuit for providing a delay-locked clock signal to a data output buffer, the delay-locked loop circuit including: a first delay-locked-mode-based selector configured to select, as a first selected clock signal, one of a first divided clock signal, which is obtained by dividing a reference clock signal by N, and the reference clock signal; and a delay-locked mode controller configured to determine a delay-locked mode on the basis of a command received from the outside and to control the first delay-locked-mode-based selector according to the delay-locked mode. The delay-locked clock signal is generated by comparing a phase of a feedback clock signal generated from the first selected clock signal with a phase of the reference clock signal.
    Type: Grant
    Filed: September 7, 2016
    Date of Patent: December 19, 2017
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Hun-dae Choi, Young-kwon Jo
  • Publication number: 20170140808
    Abstract: A memory device may include a latency control circuit configured to control a write latency and a read latency. The memory device compensates a write latency corresponding to a write command in response to a clock signal for a delay time on a data input path, and generates a write latency control signal. Write data input to a data bus in response to the write latency control signal is immediately aligned with the clock signal and latched and provided to a memory cell array.
    Type: Application
    Filed: July 27, 2016
    Publication date: May 18, 2017
    Inventors: Han-gi JUNG, Young-kwon JO
  • Publication number: 20170125077
    Abstract: Provided is a delay-locked loop circuit for providing a delay-locked clock signal to a data output buffer, the delay-locked loop circuit including: a first delay-locked-mode-based selector configured to select, as a first selected clock signal, one of a first divided clock signal, which is obtained by dividing a reference clock signal by N, and the reference clock signal; and a delay-locked mode controller configured to determine a delay-locked mode on the basis of a command received from the outside and to control the first delay-locked-mode-based selector according to the delay-locked mode. The delay-locked clock signal is generated by comparing a phase of a feedback clock signal generated from the first selected clock signal with a phase of the reference clock signal.
    Type: Application
    Filed: September 7, 2016
    Publication date: May 4, 2017
    Inventors: Hun-dae Choi, Young-kwon Jo
  • Patent number: 8319758
    Abstract: An interface system capable of reducing or minimizing an electromagnetic interference. The interface system includes a serializing unit for receiving first data having a plurality of bits and second data having a plurality of bits, and for serially outputting the plurality of bits of the received first data and second data as 2 bits; a transmission circuit for generating 4 voltage levels in accordance with the 2 bits supplied from the serializing unit; a receiving circuit for recovering the 2 bits using the voltage levels supplied from the transmission circuit; and a deserializing unit for recovering the first data and the second data while sequentially storing the 2 bits supplied from the receiving circuit.
    Type: Grant
    Filed: February 29, 2008
    Date of Patent: November 27, 2012
    Assignee: Samsung Display Co., Ltd.
    Inventors: Suk-ki Kim, Sung-ha Kim, Young-kwon Jo
  • Patent number: 7999802
    Abstract: An interface system capable of minimizing an electro magnetic interference.
    Type: Grant
    Filed: February 5, 2008
    Date of Patent: August 16, 2011
    Assignee: Samsung Mobile Display Co., Ltd.
    Inventors: Suk-ki Kim, Sung-ha Kim, Young-kwon Jo
  • Publication number: 20080253488
    Abstract: An interface system capable of reducing or minimizing an electromagnetic interference. The interface system includes a serializing unit for receiving first data having a plurality of bits and second data having a plurality of bits, and for serially outputting the plurality of bits of the received first data and second data as 2 bits; a transmission circuit for generating 4 voltage levels in accordance with the 2 bits supplied from the serializing unit; a receiving circuit for recovering the 2 bits using the voltage levels supplied from the transmission circuit; and a deserializing unit for recovering the first data and the second data while sequentially storing the 2 bits supplied from the receiving circuit.
    Type: Application
    Filed: February 29, 2008
    Publication date: October 16, 2008
    Inventors: Suk-ki Kim, Sung-ha Kim, Young-kwon Jo
  • Publication number: 20080252635
    Abstract: An interface system capable of minimizing an electro magnetic interference.
    Type: Application
    Filed: February 5, 2008
    Publication date: October 16, 2008
    Inventors: Suk-ki Kim, Sung-ha Kim, Young-kwon Jo