Patents by Inventor Young-Lim Park

Young-Lim Park has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11133314
    Abstract: Disclosed are semiconductor memory devices and methods of fabricating the same. The semiconductor memory device comprises a capacitor that includes a bottom electrode, a top electrode opposite to the bottom electrode across a dielectric layer, and an interface layer between the bottom electrode and the dielectric layer. The interface layer includes a combination of niobium (Nb), titanium (Ti), oxygen (O), and nitrogen (N), and further includes a constituent of the dielectric layer.
    Type: Grant
    Filed: June 10, 2020
    Date of Patent: September 28, 2021
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Kyooho Jung, Younsoo Kim, Young-lim Park, Jeong-Gyu Song, Se Hyoung Ahn, Changmu An
  • Publication number: 20210296429
    Abstract: A semiconductor device includes a landing pad on a substrate, a lower electrode on the landing pad and connected to the landing pad, the lower electrode including an outer portion, the outer portion including first and second regions, and an inner portion inside the outer portion, a dielectric film on the lower electrode to extend along the first region of the outer portion, and an upper electrode on the dielectric film, wherein the outer portion of the lower electrode includes a metal dopant, a concentration of the metal dopant in the first region of the outer portion being different from a concentration of the metal dopant in the second region of the outer portion.
    Type: Application
    Filed: June 9, 2021
    Publication date: September 23, 2021
    Inventors: Young-Lim PARK, Se Hyoung AHN, Sang Yeol KANG, Chang Mu AN, Kyoo Ho JUNG
  • Patent number: 11114541
    Abstract: Disclosed is a semiconductor device including a bottom electrode, a dielectric layer, and a top electrode that are sequentially disposed on a substrate. The dielectric layer includes a hafnium oxide layer including hafnium oxide having a tetragonal crystal structure, and an oxidation seed layer including an oxidation seed material. The oxidation seed material has a lattice constant having a lattice mismatch of 6% or less with one of a horizontal lattice constant and a vertical lattice constant of the hafnium oxide having the tetragonal crystal structure.
    Type: Grant
    Filed: September 28, 2020
    Date of Patent: September 7, 2021
    Inventors: Sunmin Moon, Young-Lim Park, Kyuho Cho, Hanjin Lim
  • Patent number: 11069768
    Abstract: A semiconductor device includes a landing pad on a substrate, a lower electrode on the landing pad and connected to the landing pad, the lower electrode including an outer portion, the outer portion including first and second regions, and an inner portion inside the outer portion, a dielectric film on the lower electrode to extend along the first region of the outer portion, and an upper electrode on the dielectric film, wherein the outer portion of the lower electrode includes a metal dopant, a concentration of the metal dopant in the first region of the outer portion being different from a concentration of the metal dopant in the second region of the outer portion.
    Type: Grant
    Filed: February 4, 2020
    Date of Patent: July 20, 2021
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Young-Lim Park, Se Hyoung Ahn, Sang Yeol Kang, Chang Mu An, Kyoo Ho Jung
  • Publication number: 20210134804
    Abstract: Disclosed are semiconductor memory devices and methods of fabricating the same. The semiconductor memory device comprises a capacitor that includes a bottom electrode, a top electrode opposite to the bottom electrode across a dielectric layer, and an interface layer between the bottom electrode and the dielectric layer. The interface layer includes a combination of niobium (Nb), titanium (Ti), oxygen (O), and nitrogen (N), and further includes a constituent of the dielectric layer.
    Type: Application
    Filed: June 10, 2020
    Publication date: May 6, 2021
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Kyooho JUNG, Younsoo KIM, Young-lim PARK, Jeong-Gyu SONG, Se Hyoung AHN, Changmu AN
  • Publication number: 20210125993
    Abstract: A semiconductor device includes a landing pad on a substrate, a lower electrode on the landing pad, the lower electrode being electrically connected to the landing pad, a dielectric layer on the lower electrode, the dielectric layer extending along a profile of the lower electrode, an upper electrode on the dielectric layer, and an upper plate electrode on the upper electrode and including first fluorine (F) therein, wherein the upper plate electrode includes an interface facing the upper electrode, and wherein the upper plate electrode includes a portion in which a concentration of the first fluorine decreases as a distance from the interface of the upper plate electrode increases.
    Type: Application
    Filed: June 30, 2020
    Publication date: April 29, 2021
    Inventors: Chang Mu An, Sang Yeol Kang, Young-Lim Park, Jong-Bom Seo, Se Hyoung Ahn
  • Publication number: 20210125996
    Abstract: Semiconductor device may include a landing pad and a lower electrode that is on and is connected to the landing pad and includes an outer portion and an inner portion inside the outer portion. The outer portion includes first and second regions. The semiconductor devices may also include a dielectric film on the first region of the outer portion on the lower electrode and an upper electrode on the dielectric film. The first region of the outer portion of the lower electrode may include a silicon (Si) dopant, the dielectric film does not extend along the second region of the outer portion. A concentration of the silicon dopant in the first region of the outer portion is different from a concentration of the silicon dopant in the second region of the outer portion and is higher than a concentration of the silicon dopant in the inner portion.
    Type: Application
    Filed: June 24, 2020
    Publication date: April 29, 2021
    Inventors: CHANG MU AN, SANG YEOL KANG, YOUNG-LIM PARK, JONG-BOM SEO, SE HYOUNG AHN
  • Publication number: 20210013319
    Abstract: Disclosed is a semiconductor device including a bottom electrode, a dielectric layer, and a top electrode that are sequentially disposed on a substrate. The dielectric layer includes a hafnium oxide layer including hafnium oxide having a tetragonal crystal structure, and an oxidation seed layer including an oxidation seed material. The oxidation seed material has a lattice constant having a lattice mismatch of 6% or less with one of a horizontal lattice constant and a vertical lattice constant of the hafnium oxide having the tetragonal crystal structure.
    Type: Application
    Filed: September 28, 2020
    Publication date: January 14, 2021
    Inventors: Sunmin MOON, Young-Lim PARK, Kyuho CHO, HANJIN LIM
  • Patent number: 10892345
    Abstract: Disclosed is a semiconductor device including a bottom electrode, a dielectric layer, and a top electrode that are sequentially disposed on a substrate. The dielectric layer includes a hafnium oxide layer including hafnium oxide having a tetragonal crystal structure, and an oxidation seed layer including an oxidation seed material. The oxidation seed material has a lattice constant having a lattice mismatch of 6% or less with one of a horizontal lattice constant and a vertical lattice constant of the hafnium oxide having the tetragonal crystal structure.
    Type: Grant
    Filed: May 31, 2018
    Date of Patent: January 12, 2021
    Inventors: Sunmin Moon, Young-Lim Park, Kyuho Cho, Hanjin Lim
  • Publication number: 20200403062
    Abstract: A semiconductor device includes a landing pad on a substrate, a lower electrode on the landing pad and connected to the landing pad, the lower electrode including an outer portion, the outer portion including first and second regions, and an inner portion inside the outer portion, a dielectric film on the lower electrode to extend along the first region of the outer portion, and an upper electrode on the dielectric film, wherein the outer portion of the lower electrode includes a metal dopant, a concentration of the metal dopant in the first region of the outer portion being different from a concentration of the metal dopant in the second region of the outer portion.
    Type: Application
    Filed: February 4, 2020
    Publication date: December 24, 2020
    Inventors: Young-Lim PARK, Se Hyoung AHN, Sang Yeol KANG, Chang Mu AN, Kyoo Ho JUNG
  • Patent number: 10847603
    Abstract: In a capacitor of an integrated circuit, a crystallization induction film is obtained by oxidizing a surface of an electrode, and a dielectric structure is formed on the crystallization induction film, to reduce defect density generated in the dielectric film, improve leakage current, and reduce equivalent oxide thickness.
    Type: Grant
    Filed: March 22, 2019
    Date of Patent: November 24, 2020
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Sun-min Moon, Su-hwan Kim, Hyun-jun Kim, Seong-yul Park, Young-lim Park, Jae-wan Chang
  • Patent number: 10825893
    Abstract: A semiconductor device includes a first electrode on a substrate, a second electrode on the substrate, a dielectric layer structure between the first electrode and the second electrode, and a crystallization inducing layer between the dielectric layer structure and the first electrode. The dielectric layer structure includes a first dielectric layer including a first dielectric material and a second dielectric layer on the first dielectric layer and including a second dielectric material.
    Type: Grant
    Filed: June 8, 2018
    Date of Patent: November 3, 2020
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Kyu-ho Cho, Sang-yeol Kang, Sun-min Moon, Young-lim Park, Jong-bom Seo
  • Patent number: 10658454
    Abstract: A capacitor includes a first electrode and a second electrode spaced apart from each other, a dielectric layer disposed between the first electrode and the second electrode, and a seed layer disposed between the first electrode and the dielectric layer. The dielectric layer includes a dielectric material having a tetragonal crystal structure. The seed layer includes a seed material that satisfies at least one of a lattice constant condition or a bond length condition.
    Type: Grant
    Filed: September 17, 2019
    Date of Patent: May 19, 2020
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Kyuho Cho, Sangyeol Kang, Suhwan Kim, Sunmin Moon, Young-Lim Park, Jong-Bom Seo, Joohyun Jeon
  • Publication number: 20200091279
    Abstract: In a capacitor of an integrated circuit, a crystallization induction film is obtained by oxidizing a surface of an electrode, and a dielectric structure is formed on the crystallization induction film, to reduce defect density generated in the dielectric film, improve leakage current, and reduce equivalent oxide thickness.
    Type: Application
    Filed: March 22, 2019
    Publication date: March 19, 2020
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Sun-min MOON, Su-hwan KIM, Hyun-jun KIM, Seong-yul PARK, Young-lim PARK, Jae-wan CHANG
  • Publication number: 20200058731
    Abstract: A semiconductor device includes a lower electrode on a substrate, a dielectric layer structure on the lower electrode and including hafnium oxide having a tetragonal crystal phase, a template layer on the dielectric layer structure and including niobium oxide (NbOx, 0.5?x?2.5), and an upper electrode structure including a first upper electrode and a second upper electrode on the template layer.
    Type: Application
    Filed: August 13, 2019
    Publication date: February 20, 2020
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Hyo-sik MUN, Sang-yeol KANG, Eun-sun KIM, Young-lim PARK, Kyoo-ho JUNG, Kyu-ho CHO
  • Publication number: 20200013853
    Abstract: A capacitor includes a first electrode and a second electrode spaced apart from each other, a dielectric layer disposed between the first electrode and the second electrode, and a seed layer disposed between the first electrode and the dielectric layer. The dielectric layer includes a dielectric material having a tetragonal crystal structure. The seed layer includes a seed material that satisfies at least one of a lattice constant condition or a bond length condition.
    Type: Application
    Filed: September 17, 2019
    Publication date: January 9, 2020
    Inventors: Kyuho CHO, Sangyeol KANG, Suhwan KIM, Sunmin MOON, Young-Lim PARK, Jong-Bom SEO, Joohyun JEON
  • Publication number: 20190355804
    Abstract: An integrated circuit (IC) device includes an electrode, a dielectric layer facing the electrode, and a plurality of interface layers interposed between the electrode and the dielectric layer and including a first metal. The plurality of interface layers includes a first interface layer and a second interface layer. An oxygen content of the first interface layer is different from an oxygen content of the second interface layer.
    Type: Application
    Filed: May 1, 2019
    Publication date: November 21, 2019
    Inventors: YOUNG-LIM PARK, SUN-MIN MOON, CHANG-HWA JUNG, YOUNG-GEUN PARK, JONG-BOM SEO, KYU-HO CHO
  • Patent number: 10453913
    Abstract: A capacitor includes a first electrode and a second electrode spaced apart from each other, a dielectric layer disposed between the first electrode and the second electrode, and a seed layer disposed between the first electrode and the dielectric layer. The dielectric layer includes a dielectric material having a tetragonal crystal structure. The seed layer includes a seed material that satisfies at least one of a lattice constant condition or a bond length condition.
    Type: Grant
    Filed: March 28, 2018
    Date of Patent: October 22, 2019
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Kyuho Cho, Sangyeol Kang, Suhwan Kim, Sunmin Moon, Young-Lim Park, Jong-Bom Seo, Joohyun Jeon
  • Publication number: 20190165088
    Abstract: A semiconductor device includes a first electrode on a substrate, a second electrode on the substrate, a dielectric layer structure between the first electrode and the second electrode, and a crystallization inducing layer between the dielectric layer structure and the first electrode. The dielectric layer structure includes a first dielectric layer including a first dielectric material and a second dielectric layer on the first dielectric layer and including a second dielectric material.
    Type: Application
    Filed: June 8, 2018
    Publication date: May 30, 2019
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Kyu-ho CHO, Sang-yeol KANG, Sun-min MOON, Young-lim PARK, Jong-born SEO
  • Publication number: 20190013391
    Abstract: Disclosed is a semiconductor device including a bottom electrode, a dielectric layer, and a top electrode that are sequentially disposed on a substrate. The dielectric layer includes a hafnium oxide layer including hafnium oxide having a tetragonal crystal structure, and an oxidation seed layer including an oxidation seed material. The oxidation seed material has a lattice constant having a lattice mismatch of 6% or less with one of a horizontal lattice constant and a vertical lattice constant of the hafnium oxide having the tetragonal crystal structure.
    Type: Application
    Filed: May 31, 2018
    Publication date: January 10, 2019
    Inventors: Sunmin MOON, Young-Lim PARK, Kyuho CHO, HANJIN LIM