Patents by Inventor Young-Mok JEONG

Young-Mok JEONG has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11990526
    Abstract: A semiconductor device includes; an active region extending in a first horizontal direction on a substrate, source/drain regions disposed on the active region, a buried trench formed between the source/drain regions, a buried insulating layer surrounding both side walls of the buried trench in the first horizontal direction between the source/drain regions, a wing trench formed in a lower part of the buried trench and having a width greater than a width of the buried trench, and a gate electrode extending in a second horizontal direction on the active region, and disposed within each of the buried trench and the wing trench.
    Type: Grant
    Filed: May 3, 2022
    Date of Patent: May 21, 2024
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Young Mok Kim, Yong Sang Jeong, Kyung Lyong Kang, Jun Gu Kang
  • Publication number: 20230386535
    Abstract: A semiconductor device includes an alignment data generation circuit aligning first and second latch data generated from a first group of input data in synchronization with a first internal strobe signal, outputting the aligned first and second latch data as first alignment data, aligning a first and second latch data generated from a second group of the input data in synchronization with a second internal strobe signal, and outputting the aligned first and second latch data as second alignment data. The semiconductor device includes a write data generation circuit generating first and second write data from the first and second alignment data in synchronization with a latch clock after the start of a first operation mode and generating the first and second write data from the first alignment data in synchronization with the latch clock after the start of a second operation mode.
    Type: Application
    Filed: September 23, 2022
    Publication date: November 30, 2023
    Applicant: SK hynix Inc.
    Inventors: Young Mok JEONG, Min Gyu PARK, Min Su PARK
  • Patent number: 11531584
    Abstract: A memory device includes a first comparison circuit suitable for comparing read data read from a plurality of memory cells with write data written in the memory cells and outputting a comparison result, a path selection circuit suitable for transferring selected data selected among the read data and test data as read path data based on the comparison result of the first comparison circuit, and an output data alignment circuit suitable for converting the read path data into serial data to output the serial data as output data.
    Type: Grant
    Filed: December 30, 2020
    Date of Patent: December 20, 2022
    Assignee: SK hynix Inc.
    Inventors: Seong Ju Lee, Joon Hong Park, Young Mok Jeong
  • Patent number: 11327109
    Abstract: A stacked semiconductor device includes: a plurality of semiconductor chips that are stacked in a vertical direction, wherein each of the semiconductor chips includes: a plurality of first through-electrodes; a plurality of second through-electrodes positioned adjacent to the first through-electrodes; a first voltage driving circuit suitable for providing the first through-electrodes with a test voltage or a ground voltage based on a first driving control signal; a second voltage driving circuit suitable for providing the second through-electrodes with the test voltage or the ground voltage based on a second driving control signal; and a failure detection circuit suitable for generating a failure signal based on a plurality of first detection signals received through the first through-electrodes and a plurality of second detection signals received through the second through-electrodes.
    Type: Grant
    Filed: June 5, 2019
    Date of Patent: May 10, 2022
    Assignee: SK hynix Inc.
    Inventor: Young-Mok Jeong
  • Publication number: 20210279129
    Abstract: A memory device includes a first comparison circuit suitable for comparing read data read from a plurality of memory cells with write data written in the memory cells and outputting a comparison result, a path selection circuit suitable for transferring selected data selected among the read data and test data as read path data based on the comparison result of the first comparison circuit, and an output data alignment circuit suitable for converting the read path data into serial data to output the serial data as output data.
    Type: Application
    Filed: December 30, 2020
    Publication date: September 9, 2021
    Inventors: Seong Ju LEE, Joon Hong PARK, Young Mok JEONG
  • Patent number: 10720198
    Abstract: A semiconductor device includes a control circuit configured to receive a clock and generate first to fourth internal clocks which have different phases, and generate first to fourth masking clocks from a latency signal in synchronization with the first internal clock and the second internal clock depending on a mode signal; and a signal mixing circuit configured to output the first to fourth internal clocks as first to fourth strobe signals during enable periods of the first to fourth masking clocks.
    Type: Grant
    Filed: July 15, 2019
    Date of Patent: July 21, 2020
    Inventors: Young Mok Jeong, Seok Bo Shim
  • Publication number: 20200219548
    Abstract: A semiconductor device includes a control circuit configured to receive a clock and generate first to fourth internal clocks which have different phases, and generate first to fourth masking clocks from a latency signal in synchronization with the first internal clock and the second internal clock depending on a mode signal; and a signal mixing circuit configured to output the first to fourth internal clocks as first to fourth strobe signals during enable periods of the first to fourth masking clocks.
    Type: Application
    Filed: July 15, 2019
    Publication date: July 9, 2020
    Inventors: Young Mok JEONG, Seok Bo SHIM
  • Publication number: 20200158776
    Abstract: A stacked semiconductor device includes: a plurality of semiconductor chips that are stacked in a vertical direction, wherein each of the semiconductor chips includes: a plurality of first through-electrodes; a plurality of second through-electrodes positioned adjacent to the first through-electrodes; a first voltage driving circuit suitable for providing the first through-electrodes with a test voltage or a ground voltage based on a first driving control signal; a second voltage driving circuit suitable for providing the second through-electrodes with the test voltage or the ground voltage based on a second driving control signal; and a failure detection circuit suitable for generating a failure signal based on a plurality of first detection signals received through the first through-electrodes and a plurality of second detection signals received through the second through-electrodes.
    Type: Application
    Filed: June 5, 2019
    Publication date: May 21, 2020
    Inventor: Young-Mok JEONG