Patents by Inventor Young-Seung Cho

Young-Seung Cho has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20230209814
    Abstract: A semiconductor device includes a substrate having a peripheral region and a cell region therein. A first semiconductor active pattern is provided, which protrudes from the substrate in the peripheral region. A second semiconductor active pattern is provided, which protrudes from the substrate in the cell region. A first edge of an upper portion of the first semiconductor active pattern has a rounded shape, and a second edge of an upper portion of the second semiconductor active pattern has a rounded shape. A curvature of the first edge is greater than a curvature of the second edge.
    Type: Application
    Filed: August 11, 2022
    Publication date: June 29, 2023
    Inventors: Hyeonok Jung, Hyojin Park, Hojin Sung, Ji-Eun Lee, Young-Seung Cho
  • Patent number: 10700311
    Abstract: An embodiment relates to a display device and a manufacturing method of the display device. The display device includes a flexible substrate including a display region and a non-display region outside the display region, and a flexible substrate disposed on the flexible substrate of the display region, wherein a groove is provided on a back surface of the flexible substrate.
    Type: Grant
    Filed: November 15, 2018
    Date of Patent: June 30, 2020
    Assignee: SAMSUNG DISPLAY CO., LTD.
    Inventors: Seung Wook Kwon, Young Seung Cho
  • Publication number: 20190280248
    Abstract: An embodiment relates to a display device and a manufacturing method of the display device. The display device includes a flexible substrate including a display region and a non-display region outside the display region, and a flexible substrate disposed on the flexible substrate of the display region, wherein a groove is provided on a back surface of the flexible substrate.
    Type: Application
    Filed: November 15, 2018
    Publication date: September 12, 2019
    Inventors: Seung Wook KWON, Young Seung CHO
  • Patent number: 9895642
    Abstract: A filter device for a gas container removes foreign substances mixed with gas in the gas container, and is integrally mounted with the gas container so as to ensure a maximum capacity of the gas container while providing a larger gas filter compared to existing external gas filters.
    Type: Grant
    Filed: December 6, 2015
    Date of Patent: February 20, 2018
    Assignee: Hyundai Motor Company
    Inventors: Myeong Hwan Kim, Young Seung Cho, Jae Min Lee, Pil Seon Choi, Chang Han Kim, Seung Hoon Choi
  • Patent number: 9601494
    Abstract: Provided are semiconductor devices and methods of fabricating the same. The semiconductor devices include an interlayer insulating layer on a semiconductor substrate, contact pads on the semiconductor substrate and penetrating the interlayer insulating layer, a stopping insulating layer on the interlayer insulating layer, storage electrodes on the contact pads, upper supporters between upper parts of the storage electrodes, side supporters between the storage electrodes and the upper supporters, a capacitor dielectric layer on the storage electrodes, the side supporters, and the upper supporters, and a plate electrode on the capacitor dielectric layer.
    Type: Grant
    Filed: March 3, 2015
    Date of Patent: March 21, 2017
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Kyung-Eun Kim, Dae-Ik Kim, Seung-Jun Lee, Young-Seung Cho
  • Publication number: 20170043291
    Abstract: A filter device for a gas container removes foreign substances mixed with gas in the gas container, and is integrally mounted with the gas container so as to ensure a maximum capacity of the gas container while providing a larger gas filter compared to existing external gas filters.
    Type: Application
    Filed: December 6, 2015
    Publication date: February 16, 2017
    Inventors: Myeong Hwan Kim, Young Seung Cho, Jae Min Lee, Pil Seon Choi, Chang Han Kim, Seung Hoon Choi
  • Patent number: 9496266
    Abstract: A method of manufacturing a semiconductor device is provided. The method includes sequentially forming a mold layer and a preliminary support layer on a substrate, forming a plurality of lower electrodes through the preliminary support layer and the mold layer, removing a portion of the preliminary support layer between the plurality of lower electrodes to form a preliminary support layer pattern having an open area exposing a top surface of the mold layer, removing the mold layer to form a void between the substrate and the preliminary support layer pattern, filling the open area and the void with a sacrificial layer, and replacing the preliminary support layer pattern with a support pattern.
    Type: Grant
    Filed: January 13, 2015
    Date of Patent: November 15, 2016
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Kyung-Eun Kim, Young-Seung Cho, So-Hyun Park, Sang-Jo Yun
  • Patent number: 9431476
    Abstract: A semiconductor device includes a first capacitor structure, a second capacitor structure, and an insulation pattern. The first capacitor structure includes a first lower electrode, a first dielectric layer and a first upper electrode sequentially stacked on a substrate. The second capacitor structure includes a second lower electrode, a second dielectric layer and a second upper electrode sequentially stacked on the substrate, and is adjacent to the first capacitor structure. The insulation pattern partially fills a space between the first and second capacitor structures, and an air gap is formed between the first and second capacitor structures on the insulation pattern.
    Type: Grant
    Filed: March 31, 2016
    Date of Patent: August 30, 2016
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Young-Seung Cho, Sung-Eui Kim, Ji-Young Kim, Hoon Jeong, Chan-Won Kim, Jong-Bom Seo, Seung-Jun Lee, Jun-Soo Lee
  • Publication number: 20160225845
    Abstract: A semiconductor device includes a first capacitor structure, a second capacitor structure, and an insulation pattern. The first capacitor structure includes a first lower electrode, a first dielectric layer and a first upper electrode sequentially stacked on a substrate. The second capacitor structure includes a second lower electrode, a second dielectric layer and a second upper electrode sequentially stacked on the substrate, and is adjacent to the first capacitor structure. The insulation pattern partially fills a space between the first and second capacitor structures, and an air gap is formed between the first and second capacitor structures on the insulation pattern.
    Type: Application
    Filed: March 31, 2016
    Publication date: August 4, 2016
    Inventors: Young-Seung Cho, Sung-Eui Kim, Ji-Young Kim, Hoon Jeong, Chan-Won Kim, Jong-Bom Seo, Seung-Jun Lee, Jun-Soo Lee
  • Patent number: 9330960
    Abstract: A semiconductor device includes a first capacitor structure, a second capacitor structure, and an insulation pattern. The first capacitor structure includes a first lower electrode, a first dielectric layer and a first upper electrode sequentially stacked on a substrate. The second capacitor structure includes a second lower electrode, a second dielectric layer and a second upper electrode sequentially stacked on the substrate, and is adjacent to the first capacitor structure. The insulation pattern partially fills a space between the first and second capacitor structures, and an air gap is formed between the first and second capacitor structures on the insulation pattern.
    Type: Grant
    Filed: June 5, 2014
    Date of Patent: May 3, 2016
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Young-Seung Cho, Sung-Eui Kim, Ji-Young Kim, Hoon Jeong, Chan-Won Kim, Jong-Bom Seo, Seung-Jun Lee, Jun-Soo Lee
  • Patent number: 9318494
    Abstract: A method of forming a DRAM can include forming a plurality of transistors arranged in a first direction on a substrate and forming a bit line structure that extends in the first direction, where the bit line structure being electrically coupled to the plurality of transistors at respective locations in the first direction. A plurality of first landing pads an be formed at alternating ones of the respective locations having a first position in a second direction on the substrate. A plurality of second landing pads can be formed at intervening ones of the respective locations between the alternating ones of the respective locations, where the intervening ones of the respective locations having a second position in the second direction on the substrate wherein second position is shifted in the second direction relative to the first position.
    Type: Grant
    Filed: April 22, 2015
    Date of Patent: April 19, 2016
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Kyung-Eun Kim, Dae-Ik Kim, Young-Seung Cho
  • Publication number: 20160049460
    Abstract: Provided are semiconductor devices and methods of fabricating the same. The semiconductor devices include an interlayer insulating layer on a semiconductor substrate, contact pads on the semiconductor substrate and penetrating the interlayer insulating layer, a stopping insulating layer on the interlayer insulating layer, storage electrodes on the contact pads, upper supporters between upper parts of the storage electrodes, side supporters between the storage electrodes and the upper supporters, a capacitor dielectric layer on the storage electrodes, the side supporters, and the upper supporters, and a plate electrode on the capacitor dielectric layer.
    Type: Application
    Filed: March 3, 2015
    Publication date: February 18, 2016
    Inventors: Kyung-Eun Kim, Dae-Ik Kim, Seung-Jun Lee, Young-Seung Cho
  • Publication number: 20160020212
    Abstract: A method of manufacturing a semiconductor device is provided. The method includes sequentially forming a mold layer and a preliminary support layer on a substrate, forming a plurality of lower electrodes through the preliminary support layer and the mold layer, removing a portion of the preliminary support layer between the plurality of lower electrodes to form a preliminary support layer pattern having an open area exposing a top surface of the mold layer, removing the mold layer to form a void between the substrate and the preliminary support layer pattern, filling the open area and the void with a sacrificial layer, and replacing the preliminary support layer pattern with a support pattern.
    Type: Application
    Filed: January 13, 2015
    Publication date: January 21, 2016
    Inventors: Kyung-Eun Kim, Young-Seung Cho, So-Hyun Park, Sang-Jo Yun
  • Publication number: 20160020213
    Abstract: A method of forming a DRAM can include forming a plurality of transistors arranged in a first direction on a substrate and forming a bit line structure that extends in the first direction, where the bit line structure being electrically coupled to the plurality of transistors at respective locations in the first direction. A plurality of first landing pads an be formed at alternating ones of the respective locations having a first position in a second direction on the substrate. A plurality of second landing pads can be formed at intervening ones of the respective locations between the alternating ones of the respective locations, where the intervening ones of the respective locations having a second position in the second direction on the substrate wherein second position is shifted in the second direction relative to the first position.
    Type: Application
    Filed: April 22, 2015
    Publication date: January 21, 2016
    Inventors: Kyung-Eun Kim, Dae-Ik Kim, Young-Seung Cho
  • Publication number: 20140361403
    Abstract: A semiconductor device includes a first capacitor structure, a second capacitor structure, and an insulation pattern. The first capacitor structure includes a first lower electrode, a first dielectric layer and a first upper electrode sequentially stacked on a substrate. The second capacitor structure includes a second lower electrode, a second dielectric layer and a second upper electrode sequentially stacked on the substrate, and is adjacent to the first capacitor structure. The insulation pattern partially fills a space between the first and second capacitor structures, and an air gap is formed between the first and second capacitor structures on the insulation pattern.
    Type: Application
    Filed: June 5, 2014
    Publication date: December 11, 2014
    Inventors: Young-Seung Cho, Sung-Eui Kim, Ji-Young Kim, Hoon Jeong, Chan-Won Kim, Jong-Bom Seo, Seung-Jun Lee, Jun-Soo Lee
  • Patent number: 8497174
    Abstract: A method of fabricating a semiconductor device including a vertical channel transistor. The method may include: forming a plurality of first device isolation layers in a substrate as a pattern of lines having a first depth from an upper surface of a substrate, to define a plurality of active regions, forming a plurality of trenches having a second depth smaller than the first depth, etching portions of the substrate that are under some of the plurality of trenches that are selected at a predetermined interval, to form a plurality of device isolation trenches having a third depth that is greater than the second depth, forming second device isolation layers that include an insulating material, in lower portions of the plurality of device isolation trenches, and forming buried bit lines in lower portions of the plurality of trenches and the plurality of device isolation trenches.
    Type: Grant
    Filed: September 22, 2011
    Date of Patent: July 30, 2013
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Young-seung Cho, Dae-ik Kim, Yoo-sang Hwang, Hyun-woo Chung
  • Patent number: 8420485
    Abstract: A semiconductor device and method of manufacturing the same. The method includes: defining a first active area and a second active area on a substrate, the first and second active areas being in a line form, forming a first main trench and a second main trench on the substrate, forming a first sub-trench and a second sub-trench in bottoms of the first and second main trenches, respectively, forming a buried insulation layer filling the first and second sub-trenches, partially exposing the substrate at an area where the first active area crosses with the first sub-trench and an area where the second active area crosses with the second sub-trench and forming the first buried bit line and the second buried bit line on the buried insulation layer, and the first and second buried bit lines being extended in parallel to each other.
    Type: Grant
    Filed: September 23, 2011
    Date of Patent: April 16, 2013
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Young-seung Cho, Dae-ik Kim, Yoo-sang Hwang, Hyun-woo Chung
  • Patent number: 8384141
    Abstract: Provided is a semiconductor device having a vertical channel transistor and method of fabricating the same. The semiconductor device includes first and second field effect transistors, wherein a channel region of the first field effect transistor serves as source/drain electrodes of the second field effect transistor, and a channel region of the second field effect transistor serves as source/drain electrodes of the first field effect transistor.
    Type: Grant
    Filed: April 29, 2011
    Date of Patent: February 26, 2013
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Daeik Kim, Yongchul Oh, Yoosang Hwang, Hyun-Woo Chung, Young-Seung Cho
  • Publication number: 20120094455
    Abstract: A semiconductor device and method of manufacturing the same. The method includes: defining a first active area and a second active area on a substrate, the first and second active areas being in a line form, forming a first main trench and a second main trench on the substrate, forming a first sub-trench and a second sub-trench in bottoms of the first and second main trenches, respectively, forming a buried insulation layer filling the first and second sub-trenches, partially exposing the substrate at an area where the first active area crosses with the first sub-trench and an area where the second active area crosses with the second sub-trench and forming the first buried bit line and the second buried bit line on the buried insulation layer, and the first and second buried bit lines being extended in parallel to each other.
    Type: Application
    Filed: September 23, 2011
    Publication date: April 19, 2012
    Inventors: Young-seung CHO, Dae-ik Kim, Yoo-sang Hwang, Hyun-woo Chung
  • Publication number: 20120094454
    Abstract: A method of fabricating a semiconductor device including a vertical channel transistor. The method may include: forming a plurality of first device isolation layers in a substrate as a pattern of lines having a first depth from an upper surface of a substrate, to define a plurality of active regions, forming a plurality of trenches having a second depth smaller than the first depth, etching portions of the substrate that are under some of the plurality of trenches that are selected at a predetermined interval, to form a plurality of device isolation trenches having a third depth that is greater than the second depth, forming second device isolation layers that include an insulating material, in lower portions of the plurality of device isolation trenches, and forming buried bit lines in lower portions of the plurality of trenches and the plurality of device isolation trenches.
    Type: Application
    Filed: September 22, 2011
    Publication date: April 19, 2012
    Inventors: Young-seung Cho, Dae-ik Kim, Yoo-sang Hwang, Hyun-woo Chung