Patents by Inventor Young-sook Do

Young-sook Do has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7480166
    Abstract: A memory cell structure of a metal (or via) programmable ROM whereby a transistor is shared between bit cells of the programmable ROM. Such a memory cell structure may include: a word line; a bit line; first and second virtual grounding lines; a grounding line; a first bit cell selected by signals of the word line and the first virtual grounding line; and a second bit cell selected by signals of the word line and the second virtual grounding line, wherein a cell transistor, one side of which is connected to the bit line is shared both by the first and second bit cells. Also, the other side of the cell transistor may be floated or connected to the bit line or, alternatively, connected to any one of the first virtual grounding line, the second virtual grounding line and the grounding line, and the gate of the cell transistor is connected to the word line.
    Type: Grant
    Filed: May 30, 2006
    Date of Patent: January 20, 2009
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Seong-ho Jeung, Young-keun Lee, Yong-jae Choo, Young-sook Do
  • Patent number: 7382640
    Abstract: A high-speed programmable ROM, a memory cell structure therefor, and a method for writing data on/reading data from the programmable ROM are provided.
    Type: Grant
    Filed: January 10, 2005
    Date of Patent: June 3, 2008
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Joong-Eon Lee, Young-keun Lee, Yong-jae Choo, Young-sook Do
  • Publication number: 20060215436
    Abstract: A memory cell structure of a metal (or via) programmable ROM whereby a transistor is shared between bit cells of the programmable ROM. Such a memory cell structure may include: a word line; a bit line; first and second virtual grounding lines; a grounding line; a first bit cell selected by signals of the word line and the first virtual grounding line; and a second bit cell selected by signals of the word line and the second virtual grounding line, wherein a cell transistor, one side of which is connected to the bit line is shared both by the first and second bit cells. Also, the other side of the cell transistor may be floated or connected to the bit line or, alternatively, connected to any one of the first virtual grounding line, the second virtual grounding line and the grounding line, and the gate of the cell transistor is connected to the word line.
    Type: Application
    Filed: May 30, 2006
    Publication date: September 28, 2006
    Inventors: Seong-ho Jeung, Young-Keun Lee, Yong-jae Choo, Young-sook Do
  • Patent number: 7075809
    Abstract: A memory cell structure of a metal (or via) programmable ROM whereby a transistor is shared between bit cells of the programmable ROM. Such a memory cell structure may include: a word line; a bit line; first and second virtual grounding lines; a grounding line; a first bit cell selected by signals of the word line and the first virtual grounding line; and a second bit cell selected by signals of the word line and the second virtual grounding line, wherein a cell transistor, one side of which is connected to the bit line is shared both by the first and second bit cells. Also, the other side of the cell transistor may be floated or connected to the bit line or, alternatively, connected to any one of the first virtual grounding line, the second virtual grounding line and the grounding line, and the gate of the cell transistor is connected to the word line.
    Type: Grant
    Filed: June 16, 2004
    Date of Patent: July 11, 2006
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Seong-ho Jeung, Young-keun Lee, Yong-jae Choo, Young-sook Do
  • Patent number: 6975528
    Abstract: The present invention relates to an improved read only memory device. The read only memory device includes a read only memory cell array with a plurality of first read only memory cells and a plurality of second read only memory cells. A reference memory cell array includes a plurality of first reference memory cells and at least one second reference memory cell. A dummy memory cell array includes a plurality of first dummy memory cells and a plurality of second dummy memory cells. A reference word line selecting circuit selects the reference word line responsive to a row address.
    Type: Grant
    Filed: January 13, 2004
    Date of Patent: December 13, 2005
    Assignee: Samsung Electronics Co., Ltd.
    Inventor: Young-Sook Do
  • Publication number: 20050122760
    Abstract: A high-speed programmable ROM, a memory cell structure therefor, and a method for writing data on/reading data from the programmable ROM are provided.
    Type: Application
    Filed: January 10, 2005
    Publication date: June 9, 2005
    Inventors: Joong-Eon Lee, Young-keun Lee, Yong-jae Choo, Young-sook Do
  • Patent number: 6861714
    Abstract: A high speed programmable ROM, a memory cell structure therefor, and a method for writing data on/reading data from the programmable ROM are provided.
    Type: Grant
    Filed: April 17, 2002
    Date of Patent: March 1, 2005
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Joong-Eon Lee, Young-keun Lee, Yong-jae Choo, Young-sook Do
  • Publication number: 20050018465
    Abstract: A memory cell structure of a metal (or via) programmable ROM whereby a transistor is shared between bit cells of the programmable ROM. Such a memory cell structure may include: a word line; a bit line; first and second virtual grounding lines; a grounding line; a first bit cell selected by signals of the word line and the first virtual grounding line; and a second bit cell selected by signals of the word line and the second virtual grounding line, wherein a cell transistor, one side of which is connected to the bit line is shared both by the first and second bit cells. Also, the other side of the cell transistor may be floated or connected to the bit line or, alternatively, connected to any one of the first virtual grounding line, the second virtual grounding line and the grounding line, and the gate of the cell transistor is connected to the word line.
    Type: Application
    Filed: June 16, 2004
    Publication date: January 27, 2005
    Inventors: Seong-ho Jeung, Young-keun Lee, Yong-jae Choo, Young-sook Do
  • Publication number: 20040151015
    Abstract: The present invention relates to an improved read only memory device. The read only memory device includes a read only memory cell array with a plurality of first read only memory cells and a plurality of second read only memory cells. A reference memory cell array includes a plurality of first reference memory cells and at least one second reference memory cell. A dummy memory cell array includes a plurality of first dummy memory cells and a plurality of second dummy memory cells. A reference word line selecting circuit selects the reference word line responsive to a row address.
    Type: Application
    Filed: January 13, 2004
    Publication date: August 5, 2004
    Inventor: Young-Sook Do
  • Patent number: 6771528
    Abstract: A memory cell structure of a metal (or via) programmable ROM whereby a transistor is shared between bit cells of the programmable ROM. Such a memory cell structure may include: a word line; a bit line; first and second virtual grounding lines; a grounding line; a first bit cell selected by signals of the word line and the first virtual grounding line; and a second bit cell selected by signals of the word line and the second virtual grounding line, wherein a cell transistor, one side of which is connected to the bit line is shared both by the first and second bit cells. Also, the other side of the cell transistor may be floated or connected to the bit line or, alternatively, connected to any one of the first virtual grounding line, the second virtual grounding line and the grounding line, and the gate of the cell transistor is connected to the word line.
    Type: Grant
    Filed: February 28, 2002
    Date of Patent: August 3, 2004
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Seong-ho Jeung, Young-keun Lee, Yong-jae Choo, Young-sook Do
  • Publication number: 20020181269
    Abstract: A memory cell structure of a metal (or via) programmable ROM whereby a transistor is shared between bit cells of the programmable ROM. Such a memory cell structure may include: a word line; a bit line; first and second virtual grounding lines; a grounding line; a first bit cell selected by signals of the word line and the first virtual grounding line; and a second bit cell selected by signals of the word line and the second virtual grounding line, wherein a cell transistor, one side of which is connected to the bit line is shared both by the first and second bit cells. Also, the other side of the cell transistor may be floated or connected to the bit line or, alternatively, connected to any one of the first virtual grounding line, the second virtual grounding line and the grounding line, and the gate of the cell transistor is connected to the word line.
    Type: Application
    Filed: February 28, 2002
    Publication date: December 5, 2002
    Inventors: Seong-ho Jeung, Young-keun Lee, Yong-jae Choo, Young-sook Do
  • Publication number: 20020179999
    Abstract: A high speed programmable ROM, a memory cell structure therefor, and a method for writing data on/reading data from the programmable ROM are provided.
    Type: Application
    Filed: April 17, 2002
    Publication date: December 5, 2002
    Inventors: Joong-Eon Lee, Young-keon Lee, Yong-jae Choo, Young-sook Do