Patents by Inventor Young-Sun Song

Young-Sun Song has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11956411
    Abstract: An image signal processor includes a register and a disparity correction unit. The register stores disparity data obtained from a pattern image data that an image senor generates, and the image sensor includes a plurality of pixels, and each of the pixel includes at least a first photoelectric conversion element and a second photoelectric conversion element. The image sensor generates the pattern image data in response to a pattern image located at a first distance from the image sensor. The disparity correction unit corrects a disparity distortion of an image data based on the disparity data to generate a result image data, and the image senor generates the image data by capturing an object.
    Type: Grant
    Filed: September 28, 2022
    Date of Patent: April 9, 2024
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Hee Kang, Young-Jun Song, Dong-Ki Min, Jong-Min You, Jee-Hong Lee, Seok-Jae Kang, Taek-Sun Kim, Joon-Hyuk Im
  • Publication number: 20240093254
    Abstract: The present invention relates to a method for increasing the productivity of 2?-fucosyllactose through various changes in culture medium composition and culturing on the basis of lactose, which is a substrate, wherein 2-fucosyllactose can be continuously produced in a high-yield at an optimum lactose concentration discovered by a culturing method of the present invention.
    Type: Application
    Filed: October 31, 2022
    Publication date: March 21, 2024
    Applicants: Advanced Protein Technologies Corp., SEOUL NATIONAL UNIVERSITY R&DB FORNDATION
    Inventors: Chul Soo SHIN, Jong Won YOON, Young Ha SONG, Young Sun YOO, Jeong Su BANG, Heon Hak LEE
  • Patent number: 11815988
    Abstract: A system according to an embodiment of the present disclosure automatically responds to event alarms or failures in IT management in real-time and its operation method. The system provides a management object system accumulating responses IT managers made in case of issues including the event alarms, and the failures, wherein data is used as a learning data that suggests response measures for the event alarms or the failures through a status collector, a controller, and a linker, wherein future event alarms or failures, the learning data suggests the responding measures for corresponding phenomenon to the IT managers through a response measure suggester, and wherein responses are automatically made with a responder, where the responder is an artificial intelligence function.
    Type: Grant
    Filed: September 14, 2021
    Date of Patent: November 14, 2023
    Assignee: Infranics America Corp.
    Inventors: Young Sun Song, Jee Yoon Song, Neung Mo Koo, Yi Hwan Jang
  • Publication number: 20230032264
    Abstract: A system according to an embodiment of the present disclosure automatically responds to event alarms or failures in IT management in real-time and its operation method. The system provides a management object system accumulating responses IT managers made in case of issues including the event alarms, and the failures, wherein data is used as a learning data that suggests response measures for the event alarms or the failures through a status collector, a controller, and a linker, wherein future event alarms or failures, the learning data suggests the responding measures for corresponding phenomenon to the IT managers through a response measure suggester, and wherein responses are automatically made with a responder, where the responder is an artificial intelligence function.
    Type: Application
    Filed: September 14, 2021
    Publication date: February 2, 2023
    Inventors: Young Sun SONG, Jee Yoon SONG, Neung Mo KOO, Yi Hwan JANG
  • Patent number: 9001579
    Abstract: A semiconductor memory device configured to apply a temperature-compensated word line voltage to a word line during a data read operation includes a memory cell array including a plurality of word lines, a plurality of non-volatile memory cells connected to the word lines, and a word line voltage application unit configured to apply a temperature-compensated read voltage to a selected word line and to apply a temperature-compensated pass voltage to at least one unselected word line during a read operation.
    Type: Grant
    Filed: October 21, 2013
    Date of Patent: April 7, 2015
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Young-Sun Song, Eung-Suk Lee, Il-Han Park
  • Publication number: 20140140130
    Abstract: A semiconductor memory device configured to apply a temperature-compensated word line voltage to a word line during a data read operation includes a memory cell array including a plurality of word lines, a plurality of non-volatile memory cells connected to the word lines, and a word line voltage application unit configured to apply a temperature-compensated read voltage to a selected word line and to apply a temperature-compensated pass voltage to at least one unselected word line during a read operation.
    Type: Application
    Filed: October 21, 2013
    Publication date: May 22, 2014
    Applicant: Samsung Electronics Co., Ltd
    Inventors: YOUNG-SUN SONG, EUNG-SUK LEE, IL-HAN PARK
  • Patent number: 8730731
    Abstract: A semiconductor memory device is provided. The semiconductor memory device includes a memory cell array including a matrix of memory cells; a plurality of local bit lines divided into at least two local bit line groups arranged to be alternately connected with at least two global bit lines and coupled with the memory cells; a plurality of bit line selection drivers respectively connected to the local bit lines; an internal boosted voltage generator configured to generate at least two internal boosted voltages having different levels; and a power transmitter configured to respectively transmit the at least two internal boosted voltages to at least two bit line selection driver groups, into which the plurality of bit line selection drivers are classified according to arrangement of the local bit lines. Accordingly, repair efficiency can be increased and near-far compensation can be more correctly performed.
    Type: Grant
    Filed: January 15, 2010
    Date of Patent: May 20, 2014
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Ho Jung Kim, Young Sun Song
  • Patent number: 8050079
    Abstract: A nonvolatile memory device, using a resistance material, includes a memory cell array having nonvolatile memory cells arranged in a matrix, multiple bit lines, a column selection circuit and column drivers. The bit lines are coupled to columns of the nonvolatile memory cells in the memory cell array. The column selection circuit selects at least one bit line in response to column selection signals. Each column driver supplies a column selection signal, and includes a first charge unit that charges an output port of the column driver to a first voltage level in response to a first charge signal, a second charge unit that charges the output port of the column driver to a second voltage level from the first voltage level in response to a second charge signal, and a current controller that controls a current path from the second charge unit to the first charge unit.
    Type: Grant
    Filed: October 13, 2009
    Date of Patent: November 1, 2011
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Young-Sun Song, Ho-Jung Kim, Sang-Beom Kang
  • Publication number: 20100182866
    Abstract: A semiconductor memory device is provided. The semiconductor memory device includes a memory cell array including a matrix of memory cells; a plurality of local bit lines divided into at least two local bit line groups arranged to be alternately connected with at least two global bit lines and coupled with the memory cells; a plurality of bit line selection drivers respectively connected to the local bit lines; an internal boosted voltage generator configured to generate at least two internal boosted voltages having different levels; and a power transmitter configured to respectively transmit the at least two internal boosted voltages to at least two bit line selection driver groups, into which the plurality of bit line selection drivers are classified according to arrangement of the local bit lines. Accordingly, repair efficiency can be increased and near-far compensation can be more correctly performed.
    Type: Application
    Filed: January 15, 2010
    Publication date: July 22, 2010
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Ho Jung KIM, Young Sun Song
  • Publication number: 20100091552
    Abstract: A nonvolatile memory device, using a resistance material, includes a memory cell array having nonvolatile memory cells arranged in a matrix, multiple bit lines, a column selection circuit and column drivers. The bit lines are coupled to columns of the nonvolatile memory cells in the memory cell array. The column selection circuit selects at least one bit line in response to column selection signals. Each column driver supplies a column selection signal, and includes a first charge unit that charges an output port of the column driver to a first voltage level in response to a first charge signal, a second charge unit that charges the output port of the column driver to a second voltage level from the first voltage level in response to a second charge signal, and a current controller that controls a current path from the second charge unit to the first charge unit.
    Type: Application
    Filed: October 13, 2009
    Publication date: April 15, 2010
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Young-Sun Song, Ho-Jung Kim, Sang-Beom Kang