Patents by Inventor Yousr Ismail

Yousr Ismail has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 12212342
    Abstract: Systems and methods provide a fractional signal from a delta sigma modulator to a summer, a combination of an integer value and the fractional signal to a divider, and a divided clock signal from the divider in response to the combination and the input clock signal. The systems and methods also delay the divided clock signal in response to a truncation phase error and gain calibration factor from a calibration unit to provide an output clock signal having equal periods.
    Type: Grant
    Filed: May 2, 2023
    Date of Patent: January 28, 2025
    Assignee: Avago Technologies International Sales Pte. Limited
    Inventors: Ahmed Elkholy, Yousr Ismail, Adesh Garg, Ali Nazemi, Jun Cao
  • Publication number: 20240039483
    Abstract: A circuit for inductive peaking may include a driver, an inverter, a resistor between an output node of the driver and an input node of the inverter and a switch. For example, a first node of the resistor may be connected to the output node of the driver and a second node of the resistor may be connected to the input node of the inverter. The switch may be connected between an output node of the inverter and the first node of the resistor. An input node of the driver may correspond to an input node of the circuit and the output node of the driver may correspond to an output node of the circuit.
    Type: Application
    Filed: July 29, 2022
    Publication date: February 1, 2024
    Inventors: Yousr Ismail, Adesh Garg
  • Publication number: 20230268929
    Abstract: Systems and methods provide a fractional signal from a delta sigma modulator to a summer, a combination of an integer value and the fractional signal to a divider, and a divided clock signal from the divider in response to the combination and the input clock signal. The systems and methods also delay the divided clock signal in response to a truncation phase error and gain calibration factor from a calibration unit to provide an output clock signal having equal periods.
    Type: Application
    Filed: May 2, 2023
    Publication date: August 24, 2023
    Applicant: Avago Technologies International Sales Pte. Limited
    Inventors: Ahmed Elkholy, Yousr Ismail, Adesh Garg, Ali Nazemi, Jun Cao
  • Patent number: 11683048
    Abstract: Systems and methods provide a fractional signal from a delta sigma modulator to a summer, a combination of an integer value and the fractional signal to a divider, and a divided clock signal from the divider in response to the combination and the input clock signal. The systems and methods also delay the divided clock signal in response to a truncation phase error and gain calibration factor from a calibration unit to provide an output clock signal having equal periods.
    Type: Grant
    Filed: April 21, 2021
    Date of Patent: June 20, 2023
    Assignee: Avago Technologies International Sales Pte. Limited
    Inventors: Ahmed Elkholy, Yousr Ismail, Adesh Garg, Ali Nazemi, Jun Cao
  • Publication number: 20220345152
    Abstract: Systems and methods provide a fractional signal from a delta sigma modulator to a summer, a combination of an integer value and the fractional signal to a divider, and a divided clock signal from the divider in response to the combination and the input clock signal. The systems and methods also delay the divided clock signal in response to a truncation phase error and gain calibration factor from a calibration unit to provide an output clock signal having equal periods.
    Type: Application
    Filed: April 21, 2021
    Publication date: October 27, 2022
    Applicant: Avago Technologies International Sales Pte. Limited
    Inventors: Ahmed Elkholy, Yousr Ismail, Adesh Garg, Ali Nazemi, Jun Cao