Patents by Inventor Yuan-Ju Chao

Yuan-Ju Chao has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 10128860
    Abstract: A method of increasing SAR ADC conversion rate and reducing power consumption by employing a new timing scheme and minimizing timing delay for each bit-test during binary-search process. The high frequency clock input requirement is eliminated and higher speed rate can be achieved in SAR ADC.
    Type: Grant
    Filed: July 18, 2017
    Date of Patent: November 13, 2018
    Assignee: IPGreat Incorporated
    Inventors: Yuan-Ju Chao, Ta-Shun Chu
  • Patent number: 10014874
    Abstract: A current steering converter fabricated using a predetermined integrated circuit technology includes a unary portion having one or more current sources and a binary portion including a plurality of switches controlled by a decoder, the switches coupled to a converter output; and a plurality of devices commonly connected at a first end and coupled to each respective switch at a second end, wherein each device size comprises (W/L)*M, where W/L is a width and length of the device and M is an integer representing multiple number.
    Type: Grant
    Filed: October 24, 2017
    Date of Patent: July 3, 2018
    Inventors: Yuan-Ju Chao, Ta-Shun Chu
  • Patent number: 9979382
    Abstract: A method of detecting clock duty cycle and adjusting clock duty cycle to achieve a clock with low jitters, low noise, high common mode rejection and high power supply rejection for sampling circuit. Adjusting the duty cycle of the sampling clock can enhance data converter's performance.
    Type: Grant
    Filed: March 6, 2017
    Date of Patent: May 22, 2018
    Inventors: Yuan-Ju Chao, Ta-Shun Chu
  • Patent number: 9866236
    Abstract: A data converter includes a single-end capacitive digital to analog converter (DAC); a transconductance (GM) buffer having an output, a positive input coupled to the DAC and a negative input coupled to the output; a resistor and a capacitor load in parallel coupled to the output at one terminal and to ground at the other terminal. The developed architecture of comprising single end capacitive DAC and GM-based buffer provides fast conversion rate, low current consumption, small silicon area and wide supply range for general-purpose auxiliary DAC applications.
    Type: Grant
    Filed: January 24, 2017
    Date of Patent: January 9, 2018
    Assignee: IPGreat Incorporated
    Inventors: Yuan-Ju Chao, Ta-Shun Chu
  • Patent number: 9843336
    Abstract: A current steering converter fabricated using a predetermined integrated circuit technology includes a unary portion having one or more current sources and a binary portion including a plurality of switches controlled by a decoder, the switches coupled to a converter output; and a plurality of devices commonly connected at a first end and coupled to each respective switch at a second end, wherein each device size comprises (W/L)*M, where W/L is a width and length of the device and M is an integer representing multiple number.
    Type: Grant
    Filed: April 23, 2017
    Date of Patent: December 12, 2017
    Inventors: Yuan-Ju Chao, Ta-Shun Chu
  • Patent number: 9813075
    Abstract: A self-healing data converter system including a data converter; a parametric function module coupled to the data converter to receive a target performance requirement for a data converter and produce a set of function values to the data converter; an assistant module that captures data converter performance under one or more stress conditions; and a processing module coupled to the data converter to stress the data converter in accordance with one or more predetermined parameters and based on the target performance requirement and data converter performance, the processing module determines new parameters based on a self-healing method and applies the new parameters to produce a new set of function values for the data converter until a predetermined threshold is met to adaptively self-heal the data converter to changed conditions.
    Type: Grant
    Filed: April 23, 2017
    Date of Patent: November 7, 2017
    Inventor: Yuan-Ju Chao
  • Patent number: 9774337
    Abstract: A method of increasing SAR ADC conversion rate and reducing power consumption by employing a new timing scheme and minimizing timing delay for each bit-test during binary-search process. The high frequency clock input requirement is eliminated and higher speed rate can be achieved in SAR ADC.
    Type: Grant
    Filed: May 12, 2017
    Date of Patent: September 26, 2017
    Inventors: Yuan-Ju Chao, Ta-Shun Chu
  • Patent number: 9667263
    Abstract: A self-healing data converter system including a data converter; a parametric function module coupled to the data converter to receive a target performance requirement for a data converter and produce a set of function values to the data converter; an assistant module that captures data converter performance under one or more stress conditions; and a processing module coupled to the data converter to stress the data converter in accordance with one or more predetermined parameters and based on the target performance requirement and data converter performance, the processing module determines new parameters based on a self-healing method and applies the new parameters to produce a new set of function values for the data converter until a predetermined threshold is met to adaptively self-heal the data converter to changed conditions.
    Type: Grant
    Filed: October 6, 2016
    Date of Patent: May 30, 2017
    Inventor: Yuan-Ju Chao
  • Patent number: 9621180
    Abstract: A data converter includes a single-end capacitive digital to analog converter (DAC); a transconductance (GM) buffer having an output, a positive input coupled to the DAC and a negative input coupled to the output; a resistor and a capacitor load in parallel coupled to the output at one terminal and to ground at the other terminal. The developed architecture of comprising single end capacitive DAC and GM-based buffer provides fast conversion rate, low current consumption, small silicon area and wide supply range for general-purpose auxiliary DAC applications.
    Type: Grant
    Filed: August 25, 2016
    Date of Patent: April 11, 2017
    Inventors: Yuan-Ju Chao, Ta-Shun Chu
  • Patent number: 9418788
    Abstract: A capacitive device is disclosed, including a first conductor formed on a lower metal layer and coupled to a first terminal. A second conductor is formed on an upper metal layer and a plurality of wires is partitioned into groups, each group including one wire from a respective metal layer. First and second wires of each group are coupled to a second terminal. A third wire of each group, adjacent to the first wire, is coupled to the first conductor. A fourth wire of each group, adjacent to the second wire, is coupled to the second conductor. Fifth wires of a first subset of the groups are coupled to the second conductor and fifth wires of a second subset of the groups are coupled to the first conductor. The fifth wire of each group is adjacent to the first wire and the second wire.
    Type: Grant
    Filed: March 10, 2015
    Date of Patent: August 16, 2016
    Assignee: Apple Inc.
    Inventors: Vijay Srinivas, Mansour Keramat, Yuan-Ju Chao
  • Publication number: 20150263754
    Abstract: A capacitive device is disclosed, including a first conductor formed on a lower metal layer and coupled to a first terminal. A second conductor is formed on an upper metal layer and a plurality of wires is partitioned into groups, each group including one wire from a respective metal layer. First and second wires of each group are coupled to a second terminal. A third wire of each group, adjacent to the first wire, is coupled to the first conductor. A fourth wire of each group, adjacent to the second wire, is coupled to the second conductor. Fifth wires of a first subset of the groups are coupled to the second conductor and fifth wires of a second subset of the groups are coupled to the first conductor. The fifth wire of each group is adjacent to the first wire and the second wire.
    Type: Application
    Filed: March 10, 2015
    Publication date: September 17, 2015
    Inventors: Vijay Srinivas, Mansour Keramat, Yuan-Ju Chao
  • Patent number: 8610612
    Abstract: Systems and methods are disclosed for performing data conversion by matching current sources using a thin oxide device; and minimizing voltage stress on the thin oxide device during operation or power down.
    Type: Grant
    Filed: February 24, 2012
    Date of Patent: December 17, 2013
    Assignee: Integrated Device Technology, Inc.
    Inventors: Mansour Keramat, Yuan-Ju Chao
  • Patent number: 8537040
    Abstract: Systems and methods are disclosed for performing data conversion by matching current sources using a thin oxide device; and minimizing voltage stress on the thin oxide device during operation or power down.
    Type: Grant
    Filed: November 15, 2011
    Date of Patent: September 17, 2013
    Assignee: Integrated Device Technology, Inc.
    Inventors: Mansour Keramat, Yuan-Ju Chao
  • Publication number: 20130222167
    Abstract: Systems and methods are disclosed for performing data conversion by matching current sources using a thin oxide device; and minimizing voltage stress on the thin oxide device during operation or power down.
    Type: Application
    Filed: February 24, 2012
    Publication date: August 29, 2013
    Inventors: Mansour Keramat, Yuan-Ju Chao
  • Publication number: 20130120177
    Abstract: Systems and methods are disclosed for performing data conversion by matching current sources using a thin oxide device; and minimizing voltage stress on the thin oxide device during operation or power down.
    Type: Application
    Filed: November 15, 2011
    Publication date: May 16, 2013
    Inventors: Mansour Keramat, Yuan-Ju Chao
  • Patent number: 7808322
    Abstract: A system comprises a variable gain amplifier (VGA) that amplifies an input signal with a gain that is based on a gain control signal. A power amplifier receives an output of the VGA. Memory switches between at least two of N output power settings each including a predetermined reference value and a predetermined gain offset value. The memory substantially concurrently changes from the predetermined reference value and the predetermined gain offset value of a prior one of the N output power settings to the predetermined reference value and the predetermined gain offset value of a current one of the N output power settings, where N is an integer greater than one. A gain control adjuster adjusts the gain control signal based on an output of the power amplifier and the predetermined reference value and gain offset value of the current one of the N output power settings.
    Type: Grant
    Filed: January 23, 2007
    Date of Patent: October 5, 2010
    Assignee: Marvell International Ltd.
    Inventors: Sang Won Son, King Chun Tsai, Yuan-Ju Chao, Lawrence Tse
  • Patent number: 7733076
    Abstract: Circuits and methods are provided for generating reference currents. In one implementation, a circuit is provided that includes a first source and a current control circuit in communication with the first source. The first source generates a first reference current that is a ratio of a first reference voltage and an external resistance. The current control circuit produces a second reference current that is a ratio of a second reference voltage and the external resistance. The current control circuit produces the second reference current without being directly coupled to the external resistance.
    Type: Grant
    Filed: January 3, 2005
    Date of Patent: June 8, 2010
    Assignee: Marvell International Ltd.
    Inventors: Alireza Shirvani-Mahdavi, George Chien, Yuan-Ju Chao
  • Patent number: 7167045
    Abstract: A system for communicating information includes a variable gain amplifier (VGA) responsive to an input signal and a gain control signal for controlling a gain of the VGA. The system also includes a power amplifier responsive to the VGA. An output power level of the power amplifier is compared to a predetermined reference value to generate the gain control signal. The gain control signal is offset by a gain offset value. To change the output power level of the power amplifier from a first output power level to a second output power level, a first predetermined reference value and a first gain offset value associated with the first output power level are changed substantially concurrently to a second predetermined reference value and a second gain offset value, respectively, associated with the second output power level.
    Type: Grant
    Filed: June 7, 2004
    Date of Patent: January 23, 2007
    Assignee: Marvell International Ltd.
    Inventors: Sang Won Son, King Chun Tsai, Yuan-Ju Chao, Lawrence Tse