Patents by Inventor Yuan Taur

Yuan Taur has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 6759710
    Abstract: A structure and a method of manufacturing a double-gate metal oxide semiconductor transistor includes forming a laminated structure having a single crystal silicon channel layer and insulating oxide and nitride layers on each side of the single crystal silicon channel, forming openings in the laminated structure, forming drain and source regions in the openings, doping the drain and source regions, forming a mask over the laminated structure, removing portions of the laminated structure not protected by the mask, removing the mask and the insulating oxide and nitride layers to leave the single crystal silicon channel layer suspended from the drain and source regions, forming an oxide layer to cover the drain and source regions and the channel layer, and forming a double-gate conductor over the oxide layer such that the double-gate conductor includes a first conductor on a first side of the single crystal silicon channel layer and a second conductor on a second side of the single crystal silicon channel layer.
    Type: Grant
    Filed: January 18, 2002
    Date of Patent: July 6, 2004
    Assignee: International Business Machines Corporation
    Inventors: Kevin K. Chan, Guy M. Cohen, Yuan Taur, Hon-Sum P. Wong
  • Patent number: 6593617
    Abstract: Metal oxide semiconductor field effect transistor (MOSFET) comprising a drain region and source region which enclose a channel region. A thin gate oxide is situated on the channel region and a gate conductor with vertical side walls is located on this gate oxide. The interfaces between the source region and channel region and the drain region and channel region are abrupt.
    Type: Grant
    Filed: February 19, 1998
    Date of Patent: July 15, 2003
    Assignee: International Business Machines Corporation
    Inventors: Diane C. Boyd, Stuart M. Burns, Hussein I. Hanafi, Yuan Taur, William C. Wille
  • Publication number: 20020093053
    Abstract: A structure and a method of manufacturing a double-gate metal oxide semiconductor transistor includes forming a laminated structure having a single crystal silicon channel layer and insulating oxide and nitride layers on each side of the single crystal silicon channel, forming openings in the laminated structure, forming drain and source regions in the openings, doping the drain and source regions, forming a mask over the laminated structure, removing portions of the laminated structure not protected by the mask, removing the mask and the insulating oxide and nitride layers to leave the single crystal silicon channel layer suspended from the drain and source regions, forming an oxide layer to cover the drain and source regions and the channel layer, and forming a double-gate conductor over the oxide layer such that the double-gate conductor includes a first conductor on a first side of the single crystal silicon channel layer and a second conductor on a second side of the single crystal silicon channel layer.
    Type: Application
    Filed: January 18, 2002
    Publication date: July 18, 2002
    Inventors: Kevin K. Chan, Guy M. Cohen, Yuan Taur, Hon-Sum P. Wong
  • Patent number: 6365465
    Abstract: A structure and a method of manufacturing a double-gate metal oxide semiconductor transistor includes forming a laminated structure having a single crystal silicon channel layer and insulating oxide and nitride layers on each side of the single crystal silicon channel, forming openings in the laminated structure, forming drain and source regions in the openings, doping the drain and source regions, forming a mask over the laminated structure, removing portions of the laminated structure not protected by the mask, removing the mask and the insulating oxide and nitride layers to leave the single crystal silicon channel layer suspended from the drain and source regions, forming an oxide layer to cover the drain and source regions and the channel layer, and forming a double-gate conductor over the oxide layer such that the double-gate conductor includes a first conductor on a first side of the single crystal silicon channel layer and a second conductor on a second side of the single crystal silicon channel layer.
    Type: Grant
    Filed: March 19, 1999
    Date of Patent: April 2, 2002
    Assignee: International Business Machines Corporation
    Inventors: Kevin K. Chan, Guy M. Cohen, Yuan Taur, Hon-Sum P. Wong
  • Patent number: 6268640
    Abstract: A semiconductor device is fabricated by implanting into a semiconductor substrate non-doping ions at a tilt angle of at least about 10° to laterally extend preamorphization of the substrate portion and then implanting into the substrate dopants for providing source/drain extensions or halo doping or both.
    Type: Grant
    Filed: August 12, 1999
    Date of Patent: July 31, 2001
    Assignee: International Business Machines Corporation
    Inventors: Heemyong Park, Yuan Taur, Hsing-Jen C. Wann
  • Patent number: 6143635
    Abstract: Metal oxide semiconductor field effect transistor (MOSFET) including a drain region and a source region adjacent to a channel region. A gate oxide is situated on the channel region and a gate conductor with vertical side walls is placed on the gate oxide. The MOSFET further includes a threshold adjust implant region and/or punch through implant region being aligned with respect to the gate conductor and limited to an area underneath the gate conductor.
    Type: Grant
    Filed: August 16, 1999
    Date of Patent: November 7, 2000
    Assignee: International Business Machines Corporation
    Inventors: Diane C. Boyd, Stuart M. Burns, Hussein I. Hanafi, Yuan Taur, William C. Wille
  • Patent number: 6040214
    Abstract: A method for the formation of field effect transistors (FETs), and more particularly metal oxide field effect transistors (MOSFETs), comprising the steps of: forming a dielectric stack on a semiconductor structure; defining an etch window on the dielectric stack; defining a gate hole in the dielectric stack by transferring the etch window into the dielectric stack using a reactive ion etching (RIE) process; depositing a side wall layer; removing the side wall layer from horizontal surfaces of the dielectric stack and gate hole such that side wall spacers remain which reduce the lateral size of the gate hole; depositing a gate conductor such that it fills the gate hole; removing the gate conductor covering the portions of the semiconductor structure surrounding the gate hole; removing at least part of the dielectric stack; and removing the side wall spacers.
    Type: Grant
    Filed: February 19, 1998
    Date of Patent: March 21, 2000
    Assignee: International Business Machines Corporation
    Inventors: Diane C. Boyd, Stuart M. Burns, Hussein I. Hanafi, Yuan Taur, William C. Wille
  • Patent number: 5780327
    Abstract: A vertical double-gate field effect transistor includes a source layer, an epitaxial channel layer and a drain layer arranged in a stack on a bulk or SOI substrate. The gate oxide is thermally grown on the sides of the stack using differential oxidation rates to minimize input capacitance problems. The gate wraps around one end of the stack, while contacts are formed on a second end. An etch-stop layer embedded in the second end of the stack enables contact to be made directly to the channel layer.
    Type: Grant
    Filed: April 16, 1997
    Date of Patent: July 14, 1998
    Assignee: International Business Machines Corporation
    Inventors: Jack Oon Chu, Louis Lu-Chen Hsu, Jack Allan Mandelman, Yuan-Chen Sun, Yuan Taur
  • Patent number: 5767549
    Abstract: An integrated circuit is described incorporating a substrate, a layer of insulator, a layer of silicon having raised mesas and thin regions therebetween to provide ohmic conduction between mesas, electronic devices on the mesas, and interconnection wiring. The invention overcomes the problem of a floating gate due to charge accumulation below the channel of MOS FET's.
    Type: Grant
    Filed: July 3, 1996
    Date of Patent: June 16, 1998
    Assignee: International Business Machines Corporation
    Inventors: Wei Chen, Devendra Kumar Sadana, Yuan Taur
  • Patent number: 5689127
    Abstract: A vertical double-gate field effect transistor includes a source layer, an epitaxial channel layer and a drain layer arranged in a stack on a bulk or SOI substrate. The gate oxide is thermally grown on the sides of the stack using differential oxidation rates to minimize input capacitance problems. The gate wraps around one end of the stack, while contacts are formed on a second end. An etch-stop layer embedded in the second end of the stack enables contact to be made directly to the channel layer.
    Type: Grant
    Filed: March 5, 1996
    Date of Patent: November 18, 1997
    Assignee: International Business Machines Corporation
    Inventors: Jack Oon Chu, Louis Lu-Chen Hsu, Jack Allan Mandelman, Yuan-Chen Sun, Yuan Taur
  • Patent number: 5646058
    Abstract: A novel method of fabricating a double-gate MOSFET structure is disclosed. The method utilizes selective lateral epitaxial growth of silicon into a thin gap formed between two sacrificial dielectric films for accurate thickness control. The sacrificial films are then replaced by a gate material (e.g., polysilicon) such that top and bottom gates are self-aligned to each other and to the channel region. Also disclosed is a self-aligned double-gate MOSFET constructed in accordance with the foregoing method.
    Type: Grant
    Filed: August 1, 1996
    Date of Patent: July 8, 1997
    Assignee: International Business Machines Corporation
    Inventors: Yuan Taur, Hon-Sum Philip Wong
  • Patent number: 5604368
    Abstract: A novel method of fabricating a double-gate MOSFET structure is disclosed. The method utilizes selective lateral epitaxial growth of silicon into a thin gap formed between two sacrificial dielectric films for accurate thickness control. The sacrificial films are then replaced by a gate material (e.g., polysilicon) such that top and bottom gates are self-aligned to each other and to the channel region. Also disclosed is a self-aligned double-gate MOSFET constructed in accordance with the foregoing method.
    Type: Grant
    Filed: March 21, 1995
    Date of Patent: February 18, 1997
    Assignee: International Business Machines Corporation
    Inventors: Yuan Taur, Hon-Sum P. Wong
  • Patent number: 5541427
    Abstract: A storage latch comprising a gate insulating layer over the substrate, shallow trenches formed through the insulating layer and in the substrate to provide device insulation; and doped regions in the substrate between the shallow trenches. The doped regions define sources and drains. Gate stacks are formed over regions of oxide adjacent the doped regions. A planarized insulator is formed between the gate stacks. Openings are provided in the planarized insulator for contacts to the doped regions and the gate stacks. Conductive material fills the openings to form contacts for the doped regions and for the gate stacks. A patterned layer of conductive material on the planarized insulator connects selected ones of the contacts for wiring portions of the latch.
    Type: Grant
    Filed: December 3, 1993
    Date of Patent: July 30, 1996
    Assignee: International Business Machines Corporation
    Inventors: Barbara A. Chappell, Bijan Davari, George A. Sai-Halasz, Yuan Taur
  • Patent number: 5298786
    Abstract: A silicon-on-insulator lateral bipolar transistor having an edge-strapped base contact is disclosed. A thin layer of oxide is deposited on a silicon-on-insulator structure and a layer of polysilicon is deposited on the thin oxide layer that is patterned and etched to form an extrinsic base region of the transistor. The polysilicon extrinsic base is very heavily doped and the thin oxide layer acts as both a diffusion stop and an etch stop during the formation of the extrinsic base. A silicon edge contact region is formed of selective epitaxy or polysilicon to connect the extrinsic base to the intrinsic base formed in the silicon-on-insulator layer.
    Type: Grant
    Filed: July 19, 1993
    Date of Patent: March 29, 1994
    Assignee: International Business Machines Corp.
    Inventors: Ghavam G. Shahidi, Denny D. Tang, Yuan Taur
  • Patent number: 4585342
    Abstract: A system for evaluating and measuring the performance of lithographic structures, and more particularly for monitoring the optical parameters of a projection lithography system which uses the instant electrical readout from an array of photosensitive detectors fabricated on a silicon wafer in combination with a computer for real-time characterization of lithographic devices and the evaluation of optical E-beam, ion-beam and X-ray parameters. The system includes a source radiation, such as a source of ultraviolet light, a projection mask which masks the illumination from the source. The illumination is then directed through a projection lens onto a semiconductor wafer mounted on an x-y stepping table. A standard digital data processor is provided to control the x-y drive mechanism for the stepping table. The computer also controls a Z drive mechanism for movement in a vertical direction. The semiconductor wafer contains a plurality of radiation detectors which are responsive to the radiation from the source.
    Type: Grant
    Filed: June 29, 1984
    Date of Patent: April 29, 1986
    Assignee: International Business Machines Corporation
    Inventors: Burn J. Lin, Yuan Taur
  • Patent number: 4509991
    Abstract: A process for forming self-aligned complementary n.sup.+ and p.sup.+ source/drain regions in CMOS structures using a single resist pattern as a mask to form both the n.sup.+ channel implant and then the p.sup.+ channel implant. The resist pattern is formed using conventional lithography techniques to form an implant mask which covers the p.sup.+ channel region while the n.sup.+ source and drain regions are ion implanted. The resist mask is then used as a lift-off mask in order to cover the n.sup.+ channel region while the p.sup.+ source and drain regions are ion implanted.
    Type: Grant
    Filed: October 6, 1983
    Date of Patent: April 9, 1985
    Assignee: International Business Machines Corporation
    Inventor: Yuan Taur