Patents by Inventor Yudhishthira Kundu

Yudhishthira Kundu has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11476168
    Abstract: Disclosed herein are structures and techniques for exposing circuitry in die testing. For example, in some embodiments, an integrated circuit (IC) die may include: first conductive contacts at a first face of the die; second conductive contacts at a second face of the die; die stack emulation circuitry; other circuitry; and a switch coupled to the second conductive contacts, the die stack emulation circuitry, and the other circuitry, wherein the switch is to couple the second conductive contacts to the other circuitry when the switch is in a first state, and the switch is to couple the die stack emulation circuitry to the other circuitry when the switch is in a second state different from the first state.
    Type: Grant
    Filed: April 9, 2018
    Date of Patent: October 18, 2022
    Assignee: Intel Corporation
    Inventors: Terrence Huat Hin Tan, Rehan Sheikh, Michael T. Klinglesmith, Sukhbinder Takhar, Shi Hou Chong, Kok Hin Oon, Wai Loon Yip, Yudhishthira Kundu, Deepak R. Tanna
  • Publication number: 20190311960
    Abstract: Disclosed herein are structures and techniques for exposing circuitry in die testing. For example, in some embodiments, an integrated circuit (IC) die may include: first conductive contacts at a first face of the die; second conductive contacts at a second face of the die; die stack emulation circuitry; other circuitry; and a switch coupled to the second conductive contacts, the die stack emulation circuitry, and the other circuitry, wherein the switch is to couple the second conductive contacts to the other circuitry when the switch is in a first state, and the switch is to couple the die stack emulation circuitry to the other circuitry when the switch is in a second state different from the first state.
    Type: Application
    Filed: April 9, 2018
    Publication date: October 10, 2019
    Applicant: Intel Corporation
    Inventors: Terrence Huat Hin Tan, Rehan Sheikh, Michael T. Klinglesmith, Sukhbinder Takhar, Shi Hou Chong, Kok Hin Oon, Wai Loon Yip, Yudhishthira Kundu, Deepak R. Tanna
  • Publication number: 20150370673
    Abstract: Communication channels among a connector port module, a debug interface module, and a power communication interface module may be established. Each of these elements may be part of a system-on-chip. The power communication interface module may be coupled to an integrated circuit, such as a power management integrated circuit. The connector port module may be coupled to a connector, in which the connector may facilitate connections between the PCD and one or more external devices, such as a testing/debugging device. The connector may comprise an SD connector. The connector may be monitored for a device present signal. If a device present signal has been detected, then it may be determined if a valid access code has been received for allowing access to communications within the PCD. If a valid access code is received, then a command may be issued to relinquish control of the integrated circuit from a master processor.
    Type: Application
    Filed: September 11, 2014
    Publication date: December 24, 2015
    Inventors: Yudhishthira Kundu, Gordon Paul Lee, VICTOR WONG, Martin Russell Bigge, Jaydeep Chokshi, Guruprasad Chinnabhandar
  • Patent number: 7630397
    Abstract: An apparatus for implementing VCAT in both SDH and PDH signals includes an SDH VCAT mapper coupled to a first telecom bus and a plurality of PDH units coupled to the first telecom bus and a second telecom bus. The PDH units read SDH VCAT bytes from the first telecom bus and write PDH VCAT bytes to the second telecom bus according to a gapped clock. At the data sink RS-Ack is determined before deskewing and is latched to be reported after deskewing. During deskewing, less than the maximum delay between members is tracked, thereby using less storage. Addressing of the deskewing storage is computed using a remainder algorithm.
    Type: Grant
    Filed: October 26, 2006
    Date of Patent: December 8, 2009
    Assignee: Transwitch Corporation
    Inventors: Yudhishthira Kundu, Santanu Bhattacharya, Vivek Gupta, Diljit Singh, Jitender Kaul
  • Patent number: 7613213
    Abstract: Time multiplexed processing of multiple SONET signals uses the same shared circuitry for framing, descrambling, maintenance signal processing, control byte processing and extraction, pointer tracking, retiming, and alarm indication. The signals are deserialized and multiplexed onto a byte-wide bus from which they are processed in a shared pipeline. Additional pipelines allow scaling up to higher capacity SONET signals. Each pipeline is provided with means for communicating with the other pipelines so that information derived from the processing of one stream can be shared with the processing of other streams when necessary. According to the presently preferred embodiment, bytes pass through the pipeline in five clock cycles.
    Type: Grant
    Filed: August 23, 2005
    Date of Patent: November 3, 2009
    Assignee: Transwitch Corporation
    Inventors: Pushkal Yadav, Kumar Shakti Singh, Chitra Wadhwa, Sachin Mathur, Ashis Maitra, Amandeep Singh Gujral, Diljit Singh, Yudhishthira Kundu
  • Publication number: 20080101377
    Abstract: An apparatus for implementing VCAT in both SDH and PDH signals includes an SDH VCAT mapper coupled to a first telecom bus and a plurality of PDH units coupled to the first telecom bus and a second telecom bus. The PDH units read SDH VCAT bytes from the first telecom bus and write PDH VCAT bytes to the second telecom bus according to a gapped clock. At the data sink RS-Ack is determined before deskewing and is latched to be reported after deskewing. During deskewing, less than the maximum delay between members is tracked, thereby using less storage. Addressing of the deskewing storage is computed using a remainder algorithm.
    Type: Application
    Filed: October 26, 2006
    Publication date: May 1, 2008
    Inventors: Yudhishthira Kundu, Santanu Bhattacharya, Vivek Gupta, Diljit Singh, Jitender Kaul