Patents by Inventor Yuejin Guo

Yuejin Guo has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11710646
    Abstract: A fan-out packaging method includes: prepare circuit patterns on one side or both sides of a substrate; install electronic parts on one side or both sides of the substrate; prepare packaging layers on both sides of the substrate; the packaging layers on both sides of the substrate package the substrate, the circuit patterns, and the electronic parts, the packaging layers being made of a thermal-plastic material; wherein the substrate is provided with a via hole; both sides of the substrate are communicated by means of the via hole; a part of the packaging layers penetrate through the via hole when the packaging layers are prepared on both sides of the substrate; and the packaging layers on both sides of the substrate are connected by means of the via hole.
    Type: Grant
    Filed: October 11, 2018
    Date of Patent: July 25, 2023
    Assignee: SHENZHEN XIUYI INVESTMENT DEVELOPMENT PARTNERSHIP (LIMITED PARTNERSHIP)
    Inventors: Chuan Hu, Yingqiang Yan, Yuejin Guo, Yingjun Pi, Junjun Liu, Edward Prack
  • Patent number: 11616030
    Abstract: A method for making a three-dimensional (3-D) module includes the steps of: A) forming a laminate of alternate ceramic tape layers and internal electrode layers on a substrate; B) etching said laminate to form first and second capacitor stacks at said first and second locations; C) firing said first and second capacitor stacks integrally; D) forming first and second pairs of external electrodes on said first and second capacitor stacks, respectively.
    Type: Grant
    Filed: November 30, 2021
    Date of Patent: March 28, 2023
    Assignee: Southern University of Science and Technology
    Inventors: Guobiao Zhang, Hongyu Yu, Shengming Zhou, Yuejin Guo, Kai Chen, Yida Li, Jun Lan
  • Publication number: 20220392827
    Abstract: Provided are a heat dissipation structure and a heat dissipation system. The heat dissipation structure includes a heat dissipation channel and a plurality of heat dissipation fins. The plurality of heat dissipation fins are arranged on at least one side of the heat dissipation channel. Heat dissipation fins arranged on the same side of the heat dissipation channel are arranged along an extension direction of the heat dissipation channel. The heat dissipation channel and the plurality of heat dissipation fins are each formed as a cavity structure. Each heat dissipation fin includes a first end and a second end arranged opposite to each other. The first end is a closed end, and the second end is an open end. The second end communicates with the heat dissipation channel.
    Type: Application
    Filed: June 10, 2020
    Publication date: December 8, 2022
    Applicant: Southern University of Science and Technology
    Inventors: Xiaodong Xiang, Tai Quan, Mei Shen, Yuejin Guo, Guobiao Zhang, Fengwei An
  • Patent number: 11335664
    Abstract: An integrated circuit packaging method and an integrated packaging circuit, the integrated circuit packaging method including: circuit layers are provided on the top surface of a substrate, the bottom surface of the substrate or the interior of the substrate, the circuit layers having circuit pins; the substrate is provided with connection through holes, and the connection through holes are joined up with the circuit pins; a device is placed on the substrate, and the device is provided with device pins on a surface facing the substrate, which makes the device pins join up with a first opening of the connection through holes; conductive layers are fabricated in the connection through holes by means of a second opening of the connection through holes; and the conductive layers electrically connect the device pins to the circuit pins.
    Type: Grant
    Filed: November 30, 2016
    Date of Patent: May 17, 2022
    Assignee: SHENZHEN XlUYUAN ELECTRONIC TECHNOLOGY CO., LTD
    Inventors: Chuan Hu, Junjun Liu, Yuejin Guo, Edward Rudolph Prack
  • Publication number: 20220084961
    Abstract: A method for making a three-dimensional (3-D) module includes the steps of: A) forming a laminate of alternate ceramic tape layers and internal electrode layers on a substrate; B) etching said laminate to form first and second capacitor stacks at said first and second locations; C) firing said first and second capacitor stacks integrally; D) forming first and second pairs of external electrodes on said first and second capacitor stacks, respectively.
    Type: Application
    Filed: November 30, 2021
    Publication date: March 17, 2022
    Applicant: Southern University of Science and Technology
    Inventors: Guobiao ZHANG, Hongyu YU, Shengming ZHOU, Yuejin GUO, Kai CHEN, Yida LI, Jun LAN
  • Publication number: 20220051908
    Abstract: A fan-out packaging method includes: prepare circuit patterns on one side or both sides of a substrate; install electronic parts on one side or both sides of the substrate; prepare packaging layers on both sides of the substrate; the packaging layers on both sides of the substrate package the substrate, the circuit patterns, and the electronic parts, the packaging layers being made of a thermal-plastic material; wherein the substrate is provided with a via hole; both sides of the substrate are communicated by means of the via hole; a part of the packaging layers penetrate through the via hole when the packaging layers are prepared on both sides of the substrate; and the packaging layers on both sides of the substrate are connected by means of the via hole.
    Type: Application
    Filed: October 11, 2018
    Publication date: February 17, 2022
    Inventors: Chuan HU, Yingqiang YAN, Yuejin GUO, Yingjun PI, Junjun LIU, Edward PRACK
  • Patent number: 11217542
    Abstract: A three-dimensional (3-D) module with integrated passive components includes a plurality of vertically stacked sub-modules. Each sub-module comprises a device level comprising a high-k dielectric (e.g. ceramic) material and an interconnect level comprising a low-k dielectric (e.g. organic) material. The passive components in the device level are fired integrally, whereas the device level and the interconnect level are fired independently.
    Type: Grant
    Filed: July 10, 2020
    Date of Patent: January 4, 2022
    Assignee: Southern University of Science and Technology
    Inventors: Guobiao Zhang, Hongyu Yu, Yuejin Guo, Shengming Zhou, Guoxing Zhang, Guangzhao Liu, Mingtao Hu, Wang Zhang
  • Patent number: 11183458
    Abstract: An integrated circuit packaging structure and method are provided, the integrated circuit packaging structure includes: a substrate, the substrate being provided with a circuit layer and fine wiring; a chip, the chip being provided with a fine pin and a chip pin; the substrate is provided with at least two of said chips, a chip pin of at least one of said chips being electrically connected to the circuit layer; an insulation patch, the fine wiring being provided on the insulation patch, while the fine pin of the chip is electrically connected to the fine wiring, at least two of said chips being directly electrically connected by means of the fine wiring.
    Type: Grant
    Filed: November 30, 2016
    Date of Patent: November 23, 2021
    Assignee: Shenzhen Xiuyuan Electronic Technology Co., Ltd
    Inventors: Chuan Hu, Junjun Liu, Yuejin Guo, Edward Rudolph Prack
  • Publication number: 20210358883
    Abstract: A fan-out packaging method employing a combined process includes: manufacturing at least two layers of basic circuit patterns on a substrate; manufacturing a galvanic isolation layer on one of the two layers of basic circuit patterns; manufacturing a fine circuit pattern on the galvanic isolation layer; using a bonding layer to bond an electronic component to the galvanic isolation layer, and using a patch material to establish an electrical connection between the electronic component and the fine circuit pattern; and using a packaging layer to package the electronic component, wherein the fine circuit pattern has a width less than widths of the basic circuit patterns. In the present disclosure, multiple layers of circuits are manufactured before installation and packaging of electronic components, thereby reducing the number of times an insulation material is to be heated, and broadening the range of available types of insulation materials.
    Type: Application
    Filed: October 11, 2018
    Publication date: November 18, 2021
    Inventors: Chuan HU, Yingqiang YAN, Yuejin GUO, Yingjun PI, Junjun LIU
  • Patent number: 11170863
    Abstract: The present invention discloses a multi-bit-per-cell three-dimensional resistive random-access memory (3D-RRAMMB). It comprises a plurality of RRAM cells stacked above a semiconductor substrate. Each RRAM cell comprises a RRAM layer, which is switched from a high-resistance state to a low-resistance state during programming. By adjusting the programming current, the programmed RRAMs have different resistances.
    Type: Grant
    Filed: July 6, 2020
    Date of Patent: November 9, 2021
    Assignee: Southern University of Science and Technology
    Inventors: Guobiao Zhang, Yida Li, Xiaodong Xiang, Hongyu Yu, Yuejin Guo, Shengming Zhou, Guoxing Zhang, Guangzhao Liu, Mingtao Hu, Wang Zhang, Mei Shen
  • Patent number: 10930634
    Abstract: An integrated circuit system and a packaging method therefor are disclosed. The method includes providing a first carrier and a second carrier oppositely, with a first device set of the first carrier and a second device set of the second carrier both located between the first and second carriers, providing a molding material between the first and second carriers to make the first and second device sets respectively in contact with the molding material, curing the material to make the first and second device sets respectively mounted at two sides of the molding material, making the first and second carriers detached from the first device set and the molding material and from the second device set and the molding material respectively; and forming connection holes in the molding material and fabricating a conductive layer which extend into the connection holes to electrically connect the first and second device sets.
    Type: Grant
    Filed: November 30, 2016
    Date of Patent: February 23, 2021
    Assignee: SHENZHEN XIUYUAN ELECTRONIC TECHNOLOGY CO., LTD
    Inventors: Chuan Hu, Junjun Liu, Yuejin Guo, Edward Rudolph Prack
  • Publication number: 20210013162
    Abstract: A three-dimensional (3-D) module with integrated passive components includes a plurality of vertically stacked sub-modules. Each sub-module comprises a device level comprising a high-k dielectric (e.g. ceramic) material and an interconnect level comprising a low-k dielectric (e.g. organic) material. The passive components in the device level are fired integrally, whereas the device level and the interconnect level are fired independently.
    Type: Application
    Filed: July 10, 2020
    Publication date: January 14, 2021
    Applicant: Southern University of Science and Technology
    Inventors: Guobiao ZHANG, Hongyu YU, Yuejin GUO, Shengming ZHOU, Guoxing ZHANG, Guangzhao LIU, Mingtao HU, Wang ZHANG
  • Patent number: 10867959
    Abstract: An integrated circuit packaging method, including: a top surface of a substrate, a bottom surface of the substrate, or the interior of the substrate is provided with circuit layers, and the circuit layers are provided with circuit pins; a component element is mounted on the substrate, and a surface of the component element facing the substrate is provided with component pins; connection through holes are formed on the substrate, the connection through holes are made to abut on the circuit pins, and a first opening of the connection through holes is abutted on the component pins; conductive layers are fabricated inside of the connection through holes by means of a second opening of the connection through holes, and the conductive layers electrically connect the component pins with the circuit pins.
    Type: Grant
    Filed: November 30, 2016
    Date of Patent: December 15, 2020
    Assignee: Shenzhen Xiuyuan Electronic Technology Co., Ltd
    Inventors: Chuan Hu, Junjun Liu, Yuejin Guo, Edward Rudolph Prack
  • Publication number: 20200350030
    Abstract: The present invention discloses a multi-bit-per-cell three-dimensional resistive random-access memory (3D-RRAMMB). It comprises a plurality of RRAM cells stacked above a semiconductor substrate. Each RRAM cell comprises a RRAM layer, which is switched from a high-resistance state to a low-resistance state during programming. By adjusting the programming current, the programmed RRAMs have different resistances.
    Type: Application
    Filed: July 6, 2020
    Publication date: November 5, 2020
    Applicant: Southern University of Science and Technology
    Inventors: Guobiao ZHANG, Hongyu YU, Yuejin GUO, Shengming ZHOU, Guoxing ZHANG, Guangzhao LIU, Mingtao HU, Wang ZHANG, Mei Shen, Yida Li, Xiaodong Xiang
  • Patent number: 10615151
    Abstract: An integrated circuit multichip stacked packaging structure and method, including: first pins, provided at bottom surface of first chip; second pins, provided at top surface of second chip; circuit layers, provided at top surface of substrate, and/or circuit layers, provided at bottom surface of substrate, and/or circuit layers, provided within substrate; first chip, provided at top surface of substrate; second chip, provided at top surface of first chip; first pin is electrically connected at least to one of circuit layers provided with circuit pins, substrate is provided with connecting through hole, which is docked with circuit pin, first opening thereof is docked with first pin, second opening thereof is operating window, electrically-conductive layer is provided within connecting through hole, and electrically connects first pin to circuit pin; second pin is electrically connected at least to one of circuit layers; second pin is electrically connected to circuit layer via electrically-conductive layer.
    Type: Grant
    Filed: November 30, 2016
    Date of Patent: April 7, 2020
    Assignee: SHENZHEN XIUYUAN ELECTRONIC TECHNOLOGY CO., LTD
    Inventors: Chuan Hu, Junjun Liu, Yuejin Guo, Edward Rudolph Prack
  • Publication number: 20200043886
    Abstract: An integrated circuit packaging method and an integrated packaging circuit, the integrated circuit packaging method including: circuit layers are provided on the top surface of a substrate, the bottom surface of the substrate or the interior of the substrate, the circuit layers having circuit pins; the substrate is provided with connection through holes, and the connection through holes are joined up with the circuit pins; a device is placed on the substrate, and the device is provided with device pins on a surface facing the substrate, which makes the device pins join up with a first opening of the connection through holes; conductive layers are fabricated in the connection through holes by means of a second opening of the connection through holes; and the conductive layers electrically connect the device pins to the circuit pins.
    Type: Application
    Filed: November 30, 2016
    Publication date: February 6, 2020
    Inventors: Chuan Hu, Junjun Liu, Yuejin Guo, Edward Rudolph Prack
  • Publication number: 20200006310
    Abstract: An integrated circuit system and a packaging method therefor are disclosed. The method includes providing a first carrier and a second carrier oppositely, with a first device set of the first carrier and a second device set of the second carrier both located between the first and second carriers, providing a molding material between the first and second carriers to make the first and second device sets respectively in contact with the molding material, curing the material to make the first and second device sets respectively mounted at two sides of the molding material, making the first and second carriers detached from the first device set and the molding material and from the second device set and the molding material respectively; and forming connection holes in the molding material and fabricating a conductive layer which extend into the connection holes to electrically connect the first and second device sets.
    Type: Application
    Filed: November 30, 2016
    Publication date: January 2, 2020
    Applicant: SHENZHEN XIUYUAN ELECTRONIC TECHNOLOGY CO., LTD
    Inventors: Chuan HU, Junjun LIU, Yuejin GUO, Edward Rudolph PRACK
  • Publication number: 20190326207
    Abstract: An integrated circuit packaging method, including: a top surface of a substrate, a bottom surface of the substrate, or the interior of the substrate is provided with circuit layers, and the circuit layers are provided with circuit pins; a component element is mounted on the substrate, and a surface of the component element facing the substrate is provided with component pins; connection through holes are formed on the substrate, the connection through holes are made to abut on the circuit pins, and a first opening of the connection through holes is abutted on the component pins; conductive layers are fabricated inside of the connection through holes by means of a second opening of the connection through holes, and the conductive layers electrically connect the component pins with the circuit pins.
    Type: Application
    Filed: November 30, 2016
    Publication date: October 24, 2019
    Applicant: Shenzhen Xiuyuan Electronic Technology Co., Ltd.
    Inventors: Chuan Hu, Junjun Liu, Yuejin Guo, Edward Rudolph Prack
  • Publication number: 20190326261
    Abstract: An integrated circuit multichip stacked packaging structure and method, including: first pins, provided at bottom surface of first chip; second pins, provided at top surface of second chip; circuit layers, provided at top surface of substrate, and/or circuit layers, provided at bottom surface of substrate, and/or circuit layers, provided within substrate; first chip, provided at top surface of substrate; second chip, provided at top surface of first chip; first pin is electrically connected at least to one of circuit layers provided with circuit pins, substrate is provided with connecting through hole, which is docked with circuit pin, first opening thereof is docked with first pin, second opening thereof is operating window, electrically-conductive layer is provided within connecting through hole, and electrically connects first pin to circuit pin; second pin is electrically connected at least to one of circuit layers; second pin is electrically connected to circuit layer via electrically-conductive layer.
    Type: Application
    Filed: November 30, 2016
    Publication date: October 24, 2019
    Inventors: Chuan Hu, Junjun Liu, Yuejin Guo, Edward Rudolph Prack
  • Publication number: 20190287909
    Abstract: An integrated circuit packaging structure and method are provided, the integrated circuit packaging structure includes: a substrate, the substrate being provided with a circuit layer and fine wiring; a chip, the chip being provided with a fine pin and a chip pin; the substrate is provided with at least two of said chips, a chip pin of at least one of said chips being electrically connected to the circuit layer; an insulation patch, the fine wiring being provided on the insulation patch, while the fine pin of the chip is electrically connected to the fine wiring, at least two of said chips being directly electrically connected by means of the fine wiring.
    Type: Application
    Filed: November 30, 2016
    Publication date: September 19, 2019
    Inventors: Chuan Hu, Junjun Liu, Yuejin Guo, Edward Rudolph Prack