Patents by Inventor Yuexing Jiang

Yuexing Jiang has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11855661
    Abstract: A multiplier is configured to implement multiplication of a first value of M bits and a second value of N bits, and includes P groups of encoders and W layers of inversion compressors. Each group include N encoders and are configured to encode a part of bits in the second value, and a group selection signal and a symbol control input signal corresponding to the each group. The group selection signal and the symbol control input signal are generated based on a part of bits in the first value, and the P groups of encoders perform encoding to obtain P partial products. The W layers of inversion compressors are configured to compress the P partial products.
    Type: Grant
    Filed: May 21, 2022
    Date of Patent: December 26, 2023
    Assignee: HUAWEI TECHNOLOGIES CO., LTD.
    Inventors: Tuanbao Fan, Yuexing Jiang, Xiaoshan Shi, Rongjun Wang
  • Publication number: 20220374205
    Abstract: A multiplier is configured to implement a binary single-multiplication operation A[m1-1:0]×B[m2-1:0], or an accumulated sum operation of 2N binary multiplications A0[m3-1:0]×B0[m4-1:0]. The multiplier includes P precoders, Q groups of fusion coders, and a compressor. The P precoders and the Q groups of fusion coders are configured to code a first value and a second value in the single-multiplication operation or the multi-multiplication accumulated sum operation, and output a plurality of partial products to the compressor. The compressor may be configured to compress the plurality of partial products corresponding to the single-multiplication operation or the multi-multiplication accumulated sum operation to obtain two accumulated values.
    Type: Application
    Filed: August 2, 2022
    Publication date: November 24, 2022
    Inventors: Tuanbao FAN, Yuexing JIANG, Xiaoshan SHI, Zhao YANG
  • Publication number: 20220294468
    Abstract: A multiplier is configured to implement multiplication of a first value of M bits and a second value of N bits, and includes P groups of encoders and W layers of inversion compressors. Each group include N encoders and are configured to encode a part of bits in the second value, and a group selection signal and a symbol control input signal corresponding to the each group. The group selection signal and the symbol control input signal are generated based on a part of bits in the first value, and the P groups of encoders perform encoding to obtain P partial products. The W layers of inversion compressors are configured to compress the P partial products.
    Type: Application
    Filed: May 21, 2022
    Publication date: September 15, 2022
    Applicant: HUAWEI TECHNOLOGIES CO., LTD.
    Inventors: Tuanbao Fan, Yuexing Jiang, Xiaoshan Shi, Rongjun Wang