Patents by Inventor Yueyong Wang

Yueyong Wang has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20240058710
    Abstract: A launching device of a roller coaster, which includes a connecting member. The connecting member is provided with an assembly groove, and two sidewalls of the assembly groove are each provided with a fixing plate. The fixing plate is provided with a magnetic plate assembly. A bottom of the connecting member is connected to a pushing plate. The launching device is arranged on a frame of the roller coaster. A connection concave portion is provided at a location where the pushing plate and the connecting member are connected. A side of the connecting member located at a lower part of the assembly groove is provided with a first mounting corner fitting the connection concave portion.
    Type: Application
    Filed: October 27, 2023
    Publication date: February 22, 2024
    Inventors: Wenbiao HE, Yueyong WANG, Pinlun HUANG
  • Patent number: 9521337
    Abstract: A self-resetting pixel having a memory element to record occurrence of an asynchronous pixel reset and circuitry to enable the memory element to be digitally sampled and cleared is disclosed, together with embodiments of digital image sensors formed by arrays or other collections of such pixels. By marking occurrence of asynchronous reset events within an in-pixel memory element that may be digitally oversampled during an exposure interval (i.e., repeatedly read-out in the form of, for example, a single-bit), it becomes possible to check for and detect asynchronous pixel reset events frequently and efficiently.
    Type: Grant
    Filed: July 8, 2013
    Date of Patent: December 13, 2016
    Assignee: Rambus Inc.
    Inventors: Jie Shen, Yueyong Wang, James E. Harris
  • Publication number: 20140313387
    Abstract: In an integrated-circuit image sensor, binary sample values are read out from an array of pixels after successive sampling intervals that collectively span an image exposure interval and include at least two sampling intervals of unequal duration. Each pixel of the array is conditionally reset after each of the successive sampling intervals according to whether the pixel yields a binary sample in a first state or a second state.
    Type: Application
    Filed: November 8, 2012
    Publication date: October 23, 2014
    Inventors: Thomas Vogelsang, David Geoffrey Stork, Jie Shen, Yueyong Wang, Marko Aleksic
  • Patent number: 7183805
    Abstract: Multi-mode signal drivers with a single output circuit that may be controlled using a mode select input and that may include a common mode (CM) voltage compensation mechanism are described. In a first exemplary implementation, a multi-mode output driver is adapted to drive signals from a single output circuit according to at least two modes, such as a current mode logic (CML) signaling mode and a low voltage differential signaling (LVDS) mode. In a second exemplary implementation, a circuit comprises a quasi-LVDS output driver in which a differential amplifier circuit is connected in series with an adjustable resistive element and a programmable current source. In a third exemplary implementation, a CM voltage of an output driver circuit changes with changes to a programmable bias current. To compensate, a feedback mechanism provides a compensation signal to a variable resistive element of the output driver circuit to maintain a desired CM voltage.
    Type: Grant
    Filed: March 20, 2006
    Date of Patent: February 27, 2007
    Assignee: Rambus Inc.
    Inventors: Yueyong Wang, Barry W. Daly, Nhat M. Nguyen, Yohan U. Frans
  • Patent number: 7102390
    Abstract: Receiving units with inputs that may be ground-terminated and with inputs that are selectively ground-terminated or non-ground terminated are enabled with signal level shifting and a termination mode selection input. In a first exemplary implementation, a receiving unit is capable of having ground-terminated inputs. However, common mode voltage of the signal that is input to decoding data recovery circuitry is above ground because the input signal may be level shifted in between the ground-terminated inputs and the decoding data recovery circuitry. In a second exemplary implementation, a mode selection is accomplished by switching a voltage divider into operation and bypassing a level shifter for a non-ground terminated mode. For a ground terminated mode, the voltage divider is switched out of operation and the level shifter is switched into operation for its signal output to be decoded. Pre-amplification may also be employed to improve signal strength.
    Type: Grant
    Filed: February 15, 2005
    Date of Patent: September 5, 2006
    Assignee: Rambus Inc.
    Inventors: Yohan U. Frans, Nhat M. Nguyen, Yueyong Wang
  • Publication number: 20060158223
    Abstract: Multi-mode signal drivers with a single output circuit that may be controlled using a mode select input and that may include a common mode (CM) voltage compensation mechanism are described. In a first exemplary implementation, a multi-mode output driver is adapted to drive signals from a single output circuit according to at least two modes, such as a current mode logic (CML) signaling mode and a low voltage differential signaling (LVDS) mode. In a second exemplary implementation, a circuit comprises a quasi-LVDS output driver in which a differential amplifier circuit is connected in series with an adjustable resistive element and a programmable current source. In a third exemplary implementation, a CM voltage of an output driver circuit changes with changes to a programmable bias current. To compensate, a feedback mechanism provides a compensation signal to a variable resistive element of the output driver circuit to maintain a desired CM voltage.
    Type: Application
    Filed: March 20, 2006
    Publication date: July 20, 2006
    Inventors: Yueyong Wang, Barry Daly, Nhat Nguyen, Yohan Frans
  • Patent number: 7061273
    Abstract: Multi-mode signal drivers with a single output circuit that may be controlled using a mode select input and that may include a common mode (CM) voltage compensation mechanism are described. In a first exemplary implementation, a multi-mode output driver is adapted to drive signals from a single output circuit according to at least two modes, such as a current mode logic (CML) signaling mode and a low voltage differential signaling (LVDS) mode. In a second exemplary implementation, a circuit comprises a quasi-LVDS output driver in which a differential amplifier circuit is connected in series with an adjustable resistive element and a programmable current source. In a third exemplary implementation, a CM voltage of an output driver circuit changes with changes to a programmable bias current. To compensate, a feedback mechanism provides a compensation signal to a variable resistive element of the output driver circuit to maintain a desired CM voltage.
    Type: Grant
    Filed: June 6, 2003
    Date of Patent: June 13, 2006
    Assignee: Rambus Inc.
    Inventors: Yueyong Wang, Barry W. Daly, Nhat M. Nguyen, Yohan U. Frans
  • Patent number: 7026848
    Abstract: A pre-driver circuit for use in high speed signaling systems is disclosed. In one particular exemplary embodiment, the pre-driver circuit may comprise an input transistor, an active load, a passive load, and a current source. The input transistor has a gate terminal, a current sinking terminal, and a current sourcing terminal. The active load has a control input coupled to the gate terminal of the input transistor, a current sourcing terminal coupled to the current sinking terminal of the input transistor, and a current sinking terminal. The passive load has a first terminal coupled to the current sinking terminal of the active load and a second terminal coupled to the current sourcing terminal of the active load. The current source is coupled to the current sourcing terminal of the input transistor.
    Type: Grant
    Filed: May 18, 2004
    Date of Patent: April 11, 2006
    Assignee: Rambus Inc.
    Inventors: Yueyong Wang, Xudong Shi
  • Publication number: 20050258875
    Abstract: A pre-driver circuit for use in high speed signaling systems is disclosed. In one particular exemplary embodiment, the pre-driver circuit may comprise an input transistor, an active load, a passive load, and a current source. The input transistor has a gate terminal, a current sinking terminal, and a current sourcing terminal. The active load has a control input coupled to the gate terminal of the input transistor, a current sourcing terminal coupled to the current sinking terminal of the input transistor, and a current sinking terminal. The passive load has a first terminal coupled to the current sinking terminal of the active load and a second terminal coupled to the current sourcing terminal of the active load. The current source is coupled to the current sourcing terminal of the input transistor.
    Type: Application
    Filed: May 18, 2004
    Publication date: November 24, 2005
    Inventors: Yueyong Wang, Xudong Shi
  • Publication number: 20050189961
    Abstract: Receiving units with inputs that may be ground-terminated and with inputs that are selectively ground-terminated or non-ground terminated are enabled with signal level shifting and a termination mode selection input. In a first exemplary implementation, a receiving unit is capable of having ground-terminated inputs. However, common mode voltage of the signal that is input to decoding data recovery circuitry is above ground because the input signal may be level shifted in between the ground-terminated inputs and the decoding data recovery circuitry. In a second exemplary implementation, a mode selection is accomplished by switching a voltage divider into operation and bypassing a level shifter for a non-ground terminated mode. For a ground terminated mode, the voltage divider is switched out of operation and the level shifter is switched into operation for its signal output to be decoded. Pre-amplification may also be employed to improve signal strength.
    Type: Application
    Filed: February 15, 2005
    Publication date: September 1, 2005
    Inventors: Yohan Frans, Nhat Nguyen, Yueyong Wang
  • Patent number: 6856169
    Abstract: Receiving units with inputs that may be ground-terminated and with inputs that are selectively ground-terminated or non-ground terminated are enabled with signal level shifting and a termination mode selection input. In a first exemplary implementation, a receiving unit is capable of having ground-terminated inputs. However, common mode voltage of the signal that is input to decoding data recovery circuitry is above ground because the input signal may be level shifted in between the ground-terminated inputs and the decoding data recovery circuitry. In a second exemplary implementation, a mode selection is accomplished by switching a voltage divider into operation and bypassing a level shifter for a non-ground terminated mode. For a ground terminated mode, the voltage divider is switched out of operation and the level shifter is switched into operation for its signal output to be decoded. Pre-amplification may also be employed to improve signal strength.
    Type: Grant
    Filed: May 9, 2003
    Date of Patent: February 15, 2005
    Assignee: Rambus, Inc.
    Inventors: Yohan U. Frans, Nhat M. Nguyen, Yueyong Wang
  • Publication number: 20040246026
    Abstract: Multi-mode signal drivers with a single output circuit that may be controlled using a mode select input and that may include a common mode (CM) voltage compensation mechanism are described. In a first exemplary implementation, a multi-mode output driver is adapted to drive signals from a single output circuit according to at least two modes, such as a current mode logic (CML) signaling mode and a low voltage differential signaling (LVDS) mode. In a second exemplary implementation, a circuit comprises a quasi-LVDS output driver in which a differential amplifier circuit is connected in series with an adjustable resistive element and a programmable current source. In a third exemplary implementation, a CM voltage of an output driver circuit changes with changes to a programmable bias current. To compensate, a feedback mechanism provides a compensation signal to a variable resistive element of the output driver circuit to maintain a desired CM voltage.
    Type: Application
    Filed: June 6, 2003
    Publication date: December 9, 2004
    Applicant: MICROSOFT CORPORATION
    Inventors: Yueyong Wang, Barry W. Daly, Nhat M. Nguyen, Yohan U. Frans
  • Patent number: 6819137
    Abstract: A technique for voltage level shifting in input circuitry is disclosed. In one exemplary embodiment, the technique may be realized as a method for voltage level shifting input signals. This method may comprise receiving first and second input signals having first and second voltage levels, respectively, and then differentially amplifying the first and second input signals so as to generate first and second amplified voltage signals having first and second amplified voltage levels, respectively, wherein the first and second amplified voltage signals are substantially complementary. This method may then comprise reducing the first and second amplified voltage levels of the first and second amplified voltage signals so as to generate first and second level shifted amplified voltage signals having first and second level shifted amplified voltage levels, respectively.
    Type: Grant
    Filed: September 10, 2002
    Date of Patent: November 16, 2004
    Assignee: Rambus Inc.
    Inventors: Yueyong Wang, Jade Kizer, Chanh Tran, Benedict Lau
  • Publication number: 20040222834
    Abstract: Receiving units with inputs that may be ground-terminated and with inputs that are selectively ground-terminated or non-ground terminated are enabled with signal level shifting and a termination mode selection input. In a first exemplary implementation, a receiving unit is capable of having ground-terminated inputs. However, common mode voltage of the signal that is input to decoding data recovery circuitry is above ground because the input signal may be level shifted in between the ground-terminated inputs and the decoding data recovery circuitry. In a second exemplary implementation, a mode selection is accomplished by switching a voltage divider into operation and bypassing a level shifter for a non-ground terminated mode. For a ground terminated mode, the voltage divider is switched out of operation and the level shifter is switched into operation for its signal output to be decoded. Pre-amplification may also be employed to improve signal strength.
    Type: Application
    Filed: May 9, 2003
    Publication date: November 11, 2004
    Applicant: RAMBUS INC.
    Inventors: Yohan U. Frans, Nhat M. Nguyen, Yueyong Wang
  • Patent number: 6809569
    Abstract: A circuit includes a first node having a first variable voltage and a second node having a second variable voltage. A clock signal generates the first variable and second variable voltages. A first transistor is coupled to the first node and provides a first current responsive to a first control voltage being applied to the first transistor gate. A second transistor is coupled to the second node and provides a second current responsive to a second control voltage being applied to the second transistor gate. A first control circuit is coupled to the first transistor gate and the second node. The first control circuit provides the first control voltage responsive to the first variable voltage. A second control circuit is coupled to the second transistor gate and the first node. The second control circuit provides the second control voltage responsive to the second variable voltage. The first and second currents are used to provide a duty cycle correction signal.
    Type: Grant
    Filed: February 28, 2002
    Date of Patent: October 26, 2004
    Assignee: Rambus Inc.
    Inventors: Yueyong Wang, Chanh Tran
  • Patent number: 6803823
    Abstract: A circuit, apparatus and method for providing a balanced differential signal from incoming serial data having high or low voltage swings are provided in embodiments of the present invention. In an embodiment of the present invention, a circuit comprises a voltage source and a current source coupled to a node. A first electrical path is coupled to the voltage source and the node. A second electrical path is coupled to the voltage source and the node. The first path includes a first transistor having a first gate and a first channel. The first transistor gate is adapted to receive a reference voltage. The second path includes a second transistor having a second gate and a second channel. The second transistor gate is adapted to receive a data voltage that is variable as a positive and negative voltage relative to the reference voltage. A variable resistor is coupled to the first electrical path and the second electrical path, and provides a predetermined resistance responsive to a control signal.
    Type: Grant
    Filed: June 27, 2002
    Date of Patent: October 12, 2004
    Assignee: Rambus Inc.
    Inventors: Yueyong Wang, Chanh Tran
  • Publication number: 20040000955
    Abstract: A circuit, apparatus and method for providing a balanced differential signal from incoming serial data having high or low voltage swings are provided in embodiments of the present invention. In an embodiment of the present invention, a circuit comprises a voltage source and a current source coupled to a node. A first electrical path is coupled to the voltage source and the node. A second electrical path is coupled to the voltage source and the node. The first path includes a first transistor having a first gate and a first channel. The first transistor gate is adapted to receive a reference voltage. The second path includes a second transistor having a second gate and a second channel. The second transistor gate is adapted to receive a data voltage that is variable as a positive and negative voltage relative to the reference voltage. A variable resistor is coupled to the first electrical path and the second electrical path, and provides a predetermined resistance responsive to a control signal.
    Type: Application
    Filed: June 27, 2002
    Publication date: January 1, 2004
    Inventors: Yueyong Wang, Chanh Tran
  • Publication number: 20030160642
    Abstract: A circuit, apparatus and method for providing a cross-coupled load with built-in current mirrors are provided in embodiments of the present invention. In an embodiment of the present invention, a circuit comprises a first node for providing a first variable voltage and a second node for providing a second variable voltage. In an embodiment of the present invention, a clock signal generates the first variable and second variable voltages. A first transistor is coupled to the first node and provides a first current responsive to a first control voltage being applied to the first transistor gate. A second transistor is coupled to the second node and provides a second current responsive to a second control voltage being applied to the second transistor gate. The first and second transistors operate in a saturation region. A first control circuit is coupled to the first transistor gate and the second node. The first control circuit provides the first control voltage responsive to the first variable voltage.
    Type: Application
    Filed: February 28, 2002
    Publication date: August 28, 2003
    Inventors: Yueyong Wang, Chanh Tran