Patents by Inventor Yuji Hisamatsu

Yuji Hisamatsu has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20240160821
    Abstract: Simulation of a semiconductor integrated circuit is appropriately performed. An information processing apparatus is provided, the information processing apparatus including: a first calculator calculating a processing time of each of a plurality of circuit components, based on a first abstraction level model corresponding to each of the circuit components included in a semiconductor integrated circuit; and a second calculator simulating processing of the semiconductor integrated circuit, based on the processing time of each of the circuit components calculated by the first calculator and a second abstraction level model having a higher level of abstraction than a level of the first abstraction level model.
    Type: Application
    Filed: October 3, 2023
    Publication date: May 16, 2024
    Inventor: Yuji HISAMATSU
  • Patent number: 11100904
    Abstract: According to embodiments, an image drawing apparatus includes: an SRAM; and a transaction conversion unit configured to convert a transaction based on a virtual address indicating a pixel position in a storage area of the SRAM into a transaction based on a physical address in the SRAM. When the storage area is divided into a plurality of windows in a row direction and a column direction so that each window includes one or more lines, and an assigned area which is assigned the physical address in the SRAM is set in each of the windows, the transaction conversion unit converts the transaction based on the virtual address into the transaction based on the physical address based on whether the pixel position indicated by the virtual address is in the assigned area.
    Type: Grant
    Filed: March 4, 2019
    Date of Patent: August 24, 2021
    Assignees: Kabushiki Kaisha Toshiba, Toshiba Electronic Devices & Storage Corporation
    Inventors: Takashi Takemoto, Yuji Hisamatsu, Shinichi Shionoya, Michio Katsuhara
  • Publication number: 20200082797
    Abstract: According to embodiments, an image drawing apparatus includes: an SRAM; and a transaction conversion unit configured to convert a transaction based on a virtual address indicating a pixel position in a storage area of the SRAM into a transaction based on a physical address in the SRAM. When the storage area is divided into a plurality of windows in a row direction and a column direction so that each window includes one or more lines, and an assigned area which is assigned the physical address in the SRAM is set in each of the windows, the transaction conversion unit converts the transaction based on the virtual address into the transaction based on the physical address based on whether the pixel position indicated by the virtual address is in the assigned area.
    Type: Application
    Filed: March 4, 2019
    Publication date: March 12, 2020
    Inventors: Takashi Takemoto, Yuji Hisamatsu, Shinichi Shionoya, Michio Katsuhara
  • Patent number: 10282317
    Abstract: According to one embodiment, a semiconductor integrated circuit includes a bus master, a bus slave and a clock gating circuit. The bus master outputs an access request. The bus slave transmits a response to the access request to the bus master. The clock gating circuit shuts off clocks supplied to the bus slave. The bus slave includes a control circuit which outputs first and second signals in response to the access request; a first circuit which outputs a third signal in response to a clock supplied from the clock gating circuit, when the first signal is asserted; and a second circuit which receives the third signal output from the first circuit and the second signal, and outputs a fourth signal as the response to the bus master, when the second signal is asserted.
    Type: Grant
    Filed: March 7, 2018
    Date of Patent: May 7, 2019
    Assignees: KABUSHIKI KAISHA TOSHIBA, TOSHIBA ELECTRONIC DEVICES & STORAGE CORPORATION
    Inventor: Yuji Hisamatsu
  • Publication number: 20190087361
    Abstract: According to one embodiment, a semiconductor integrated circuit includes a bus master, a bus slave and a clock gating circuit. The bus master outputs an access request. The bus slave transmits a response to the access request to the bus master. The clock gating circuit shuts off clocks supplied to the bus slave. The bus slave includes a control circuit which outputs first and second signals in response to the access request; a first circuit which outputs a third signal in response to a clock supplied from the clock gating circuit, when the first signal is asserted; and a second circuit which receives the third signal output from the first circuit and the second signal, and outputs a fourth signal as the response to the bus master, when the second signal is asserted.
    Type: Application
    Filed: March 7, 2018
    Publication date: March 21, 2019
    Applicants: KABUSHIKI KAISHA TOSHIBA, TOSHIBA ELECTRONIC DEVICES & STORAGE CORPORATION
    Inventor: Yuji HISAMATSU
  • Patent number: 6377707
    Abstract: An image processing system is adapted to display pixel data for a specified small area on a screen. The system decodes compressed picture data represented in terms of coded differential data, and includes a plurality of decoding sections operating at a time in one clock for decoding the data of a pixel outside the specified area for high-speed decoding. In the specified area, the decoding sections operate in number corresponding to an enlargement/reduction ratio for the image in the specified area.
    Type: Grant
    Filed: April 21, 1999
    Date of Patent: April 23, 2002
    Assignee: NEC Corporation
    Inventor: Yuji Hisamatsu