Patents by Inventor Yuki Kumon

Yuki Kumon has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7337414
    Abstract: The time and trouble of a mismatch cause analysis after logical equivalence verification can be reduced, and design and verification TAT can be shortened. A logical equivalence verifying device performs logical equivalence verification between two circuits, and displays the result of the logical equivalence verification. A preprocessing section 7 performs structural matching so as to determine whether there are portions corresponding in circuit structure to each other in corresponding logic cones of the two circuits. An internal DB 5 records the results of the structural matching as an identifier for each element. A subcone extracting section 8 extracts, as a subcone, a collection of elements, which are mutually to one another and have the same identifier, from each logic cone. A verifying section 9 performs logical equivalence verification between the two circuits for each of the extracted subcones.
    Type: Grant
    Filed: April 6, 2006
    Date of Patent: February 26, 2008
    Assignee: Fujitsu Limited
    Inventors: Terunobu Maruyama, Hiroji Takeyama, Takeo Nakamura, Mitsuru Satou, Yuki Kumon, Miki Takagi
  • Publication number: 20070028203
    Abstract: To create a function verification description, which is used for verifying a result of simulation performed on a finite state machine, irrespective of description languages of designing an FSM and creating the function verification description even by a person without knowledge of the language and the creation method of the function verification description, there is provided an apparatus including: an extracting section for extracting data concerning a performance that is a subject for the simulation from specification data of the FSM; a retaining section for retaining one or more description templates for function verification descriptions which are associated with one or more performances that are subjects for simulation; a selecting section for selecting a description template corresponding to the first performance; and a creating section for creating the function verifying description by substituting the data concerning the first performance into the particular description template selected.
    Type: Application
    Filed: October 26, 2005
    Publication date: February 1, 2007
    Applicant: Fujitsu Limited
    Inventors: Mitsuru Sato, Hiroji Takeyama, Yuki Kumon, Tomoki Kanemochi
  • Patent number: 7143375
    Abstract: The time and trouble of a mismatch cause analysis after logical equivalence verification can be reduced, and design and verification TAT can be shortened. A logical equivalence verifying device performs logical equivalence verification between two circuits, and displays the result of the logical equivalence verification. A preprocessing section 7 performs structural matching so as to determine whether there are portions corresponding in circuit structure to each other in corresponding logic cones of the two circuits. An internal DB 5 records the results of the structural matching as an identifier for each element. A subcone extracting section 8 extracts, as a subcone, a collection of elements, which are mutually to one another and have the same identifier, from each logic cone. A verifying section 9 performs logical equivalence verification between the two circuits for each of the extracted subcones.
    Type: Grant
    Filed: November 12, 2003
    Date of Patent: November 28, 2006
    Assignee: Fujitsu Limited
    Inventors: Terunobu Maruyama, Hiroji Takeyama, Takeo Nakamura, Mitsuru Satou, Yuki Kumon, Miki Takagi
  • Publication number: 20060184903
    Abstract: The time and trouble of a mismatch cause analysis after logical equivalence verification can be reduced, and design and verification TAT can be shortened. A logical equivalence verifying device performs logical equivalence verification between two circuits, and displays the result of the logical equivalence verification. A preprocessing section 7 performs structural matching so as to determine whether there are portions corresponding in circuit structure to each other in corresponding logic cones of the two circuits. An internal DB 5 records the results of the structural matching as an identifier for each element. A subcone extracting section 8 extracts, as a subcone, a collection of elements, which are mutually to one another and have the same identifier, from each logic cone. A verifying section 9 performs logical equivalence verification between the two circuits for each of the extracted subcones.
    Type: Application
    Filed: April 6, 2006
    Publication date: August 17, 2006
    Applicant: Fujitsu Limited
    Inventors: Terunobu Maruyama, Hiroji Takeyama, Takeo Nakamura, Mitsuru Satou, Yuki Kumon, Miki Takagi
  • Publication number: 20060047451
    Abstract: A circuit diagram display apparatus displays a plurality of logic circuit diagrams. An associating unit associates the logic circuits based on at least any one of identification information, structural information, logical equivalence information, and external designated information about the logic circuits. A display format changing unit changes a display format between a side-by-side format and one-below-the-other format. A display controller performs control to display a target point in the logic circuit diagram in the same position before and after the display format is changed.
    Type: Application
    Filed: December 28, 2004
    Publication date: March 2, 2006
    Applicant: FUJITSU LIMITED
    Inventors: Mituru Sato, Yuki Kumon, Hiroji Takeyama, Terunobu Maruyama, Miki Takagi, Tomoki Kanemochi
  • Publication number: 20040098683
    Abstract: The time and trouble of a mismatch cause analysis after logical equivalence verification can be reduced, and design and verification TAT can be shortened. A logical equivalence verifying device performs logical equivalence verification between two circuits, and displays the result of the logical equivalence verification. A preprocessing section 7 performs structural matching so as to determine whether there are portions corresponding in circuit structure to each other in corresponding logic cones of the two circuits. An internal DB 5 records the results of the structural matching as an identifier for each element. A subcone extracting section 8 extracts, as a subcone, a collection of elements, which are mutually to one another and have the same identifier, from each logic cone. A verifying section 9 performs logical equivalence verification between the two circuits for each of the extracted subcones.
    Type: Application
    Filed: November 12, 2003
    Publication date: May 20, 2004
    Applicant: FUJITSU LIMITED
    Inventors: Terunobu Maruyama, Hiroji Takeyama, Takeo Nakamura, Mitsuru Satou, Yuki Kumon, Miki Takagi