Patents by Inventor Yunsong QIU

Yunsong QIU has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20230200045
    Abstract: A semiconductor device includes a substrate. A method includes the following operations. Multiple first trenches extending in a first direction are formed in the substrate. Multiple second trenches extending in a second direction are formed in the substrate in which the first trenches are formed. The first direction is perpendicular to the second direction. A first depth of a first trench is equal to a second depth of a second trench. A first insulating layer, a conducting layer and a second insulating layer are formed in sequence in the first and second trenches. The conducting layer in the first trench is separated on a cross section in the second direction to form two bit lines connected to sidewalls at either side of the first trench and extending in the first direction. Word lines extending in the second direction are formed on the conducting layer in the first and second trenches.
    Type: Application
    Filed: September 22, 2022
    Publication date: June 22, 2023
    Applicants: CHANGXIN MEMORY TECHNOLOGIES, INC., BEIJING SUPERSTRING ACADEMY OF MEMORY TECHNOLOGY
    Inventors: Guangsu SHAO, Deyuan XIAO, Yunsong QIU, Minmin WU
  • Publication number: 20230189508
    Abstract: Embodiments relate to a method for fabricating a semiconductor structure. The method includes: providing a substrate, where pillars arranged in an array are formed on a surface of the substrate, and bit lines extending along a first direction are formed at bottoms of the pillars; forming, between adjacent two of the pillars, a first groove extending along a second direction; forming an isolation layer on the substrate, where the isolation layer is filled in the first groove and is filled between adjacent two of the bit lines; etching the isolation layer to expose a surface of the pillar, where a first sub isolation layer positioned in the first groove is lower than a second sub isolation layer; forming a word line surrounding a side wall of the pillar, where a surface of the word line is not higher than a surface of the second sub isolation layer; and forming a dielectric layer on the word line.
    Type: Application
    Filed: September 23, 2022
    Publication date: June 15, 2023
    Inventors: Guangsu SHAO, Deyuan XIAO, Yunsong QIU, Yi JIANG
  • Publication number: 20230171951
    Abstract: The present disclosure provides a semiconductor structure and a manufacturing method thereof, and relates to the technical field of semiconductors. The semiconductor structure includes a plurality of active pillars, a dielectric layer that is disposed around a circumference of the active pillar and that covers a part of a sidewall of the active pillar, and a word line. Any two adjacent ones of the plurality of active pillars are separated by using a first trench or a second trench. The first trench and the second trench are staggered. The second trench is wider than the first trench. The dielectric layer is disposed around the circumference of the active pillars. The word line partially covers the dielectric layer, and fills a part of the first trench located between adjacent active pillars.
    Type: Application
    Filed: June 29, 2022
    Publication date: June 1, 2023
    Inventors: Guangsu SHAO, Deyuan XIAO, Yunsong QIU, Mengkang YU
  • Publication number: 20230120017
    Abstract: Embodiments provide a semiconductor structure and a method for fabricating the same, and relate to the field of semiconductor technology. The method includes: providing a substrate provided with word line trenches and bit line trenches, where the word line trenches and the bit line trenches separate the substrate into active pillars arranged at intervals, and along a first direction, a dielectric layer is provided between adjacent active pillars; forming initial protective layers on side walls of the word line trenches; forming word line isolation structures in the region surrounded by the initial protective layers, the word line isolation structures having gaps therein; forming sealing members configured to seal up at least tops of the gaps; forming first filling regions; and forming word lines extending along the first direction in the first filling regions. Parasitic capacitance is prevented in the semiconductor structure, and performance of the semiconductor structure is improved.
    Type: Application
    Filed: September 25, 2022
    Publication date: April 20, 2023
    Inventors: Guangsu SHAO, Deyuan XIAO, Yunsong QIU
  • Publication number: 20230061921
    Abstract: The present disclosure provides a semiconductor structure and a manufacturing method thereof, relates to the technical field of semiconductors. The manufacturing method of the semiconductor structure includes: providing a substrate, a plurality of spaced first trenches being formed in the substrate; forming a sacrificial layer in the first trenches and a first protective layer on the sacrificial layer, the sacrificial layer and the first protective layer filling up the first trenches, and the first protective layer in the first trenches being provided with etching holes penetrating through the first protective layer; removing the sacrificial layer with the etching holes to form air gaps; and carrying out a silicification reaction on the substrate between adjacent ones of the first trenches and close to bottoms of the first trenches to form bit lines (BLs) in the substrate, parts of side surfaces of the BLs being exposed in the air gaps.
    Type: Application
    Filed: May 20, 2022
    Publication date: March 2, 2023
    Inventors: Guangsu Shao, Weiping Bai, Deyuan Xiao, Yunsong Qiu
  • Publication number: 20230064521
    Abstract: A semiconductor structure and a method for forming a semiconductor structure are provided. The method for forming the semiconductor structure includes the following operations. A base is provided, in which the base includes a substrate, a first semiconductor layer and a second semiconductor layer sequentially formed on one another. A plurality of first isolation structures spaced apart from each other and a plurality of second isolation structures spaced apart from each other are formed in the base. A channel layer is formed in the first semiconductor layer, in which a through hole is provided between the channel layer and each of two first isolation structures adjacent to the channel layer. A gate structure is formed in the through hole.
    Type: Application
    Filed: May 31, 2022
    Publication date: March 2, 2023
    Inventors: Guangsu Shao, Deyuan Xiao, Qinghua Han, Yunsong Qiu, Weiping Bai
  • Publication number: 20230063473
    Abstract: Provided is a method for manufacturing a semiconductor structure. It includes: forming first grooves filled with a first dielectric layer and extending in a first direction in a substrate; forming second grooves extending in a second direction in the substrate and the first dielectric layer, the second grooves and the first grooves being intersected and defining discrete active columns in the substrate; depositing second dielectric layers on sidewalls of the second grooves; depositing sacrificial layers in the second grooves, the sacrificial layers being sandwiched between the second dielectric layers; removing part of the first dielectric layer and part of the second dielectric layer, and forming hole structures extending in the second direction, the hole structures surrounding the active columns, and adjacent hole structures being separated by the sacrificial layers; forming word lines in the hole structures; and removing the sacrificial layers to form air gaps between adjacent word lines.
    Type: Application
    Filed: May 23, 2022
    Publication date: March 2, 2023
    Inventors: Guangsu SHAO, Deyuan XIAO, Yunsong QIU
  • Publication number: 20230059600
    Abstract: A semiconductor device and a manufacturing method thereof are provided. The method includes: forming a plurality of first trenches extending in a first direction on the substrate; forming a plurality of second trenches extending in a second direction on the substrate on which the first trenches are formed; forming a first isolation layer in at least one of the first trenches and at least one of the second trenches, in which o first gaps are respectively provided between the first isolation layer and sidewalls on both sides of the first trench; forming two bit lines which are parallel to each other and extend in the first direction by depositing conductive layers of a first conductive material at bottoms of the first gaps on both sides of the first trench; and forming word lines extending in the second direction above the conductive layers in the first trench and the second trench.
    Type: Application
    Filed: June 9, 2022
    Publication date: February 23, 2023
    Inventors: Guangsu Shao, Deyuan Xiao, Yunsong Qiu
  • Publication number: 20230057480
    Abstract: A method for forming a semiconductor structure includes: providing a semiconductor substrate including a plurality of first semiconductor pillars and bit line isolation trenches arranged at intervals in a first direction; in which the bit line isolation trenches extend in a second direction, the first direction being perpendicular to the second direction; forming a bit line isolation layer in a bit line isolation trench; in which a gap is provided between the bit line isolation layer and the bit line isolation trench, in which the gap is located at a bottom corner of the bit line isolation trench and extends in the second direction, and exposes part of the bottom of the bit line isolation trench; etching a first semiconductor pillar in the first direction through the gap to form a bit line trench; forming a bit line in the bit line trench.
    Type: Application
    Filed: July 4, 2022
    Publication date: February 23, 2023
    Applicants: CHANGXIN MEMORY TECHNOLOGIES, INC., BEIJING SUPERSTRING ACADEMY OF MEMORY TECHNOLOGY
    Inventors: Guangsu SHAO, Deyuan XIAO, Yunsong QIU, Minmin WU
  • Publication number: 20230049171
    Abstract: Embodiments provide a semiconductor structure and a fabrication method thereof. The fabrication method includes: providing a substrate including a plurality of semiconductor layers arranged at intervals and an isolation layer positioned between adjacent two of the plurality of semiconductor layers, a given one of the plurality of semiconductor layers and the isolation layer being internally provided with trenches, and each of the trenches including a first region, a second region and a third region sequentially distributed; forming a sacrificial layer on an inner wall of the trench in the first region and the second region; forming an insulating layer filling up the trench on a surface of the sacrificial layer; removing the sacrificial layer in the second region, and removing the isolation layer of a first thickness to form voids surrounding the given semiconductor layer.
    Type: Application
    Filed: August 1, 2022
    Publication date: February 16, 2023
    Inventors: Guangsu SHAO, Deyuan XIAO, Weiping BAI, Yunsong QIU
  • Publication number: 20230020173
    Abstract: A semiconductor structure and a method for manufacturing a semiconductor structure are provided. The method for manufacturing the semiconductor structure includes: a substrate is provided: a plurality of semiconductor channels arrayed in a first direction and a second direction are formed on the substrate: a plurality of bit lines extending in the first direction are formed, in which the bit lines is located in the substrate: and a plurality of word lines extending in the second direction are formed, in which two word lines adjacent to each other in the first direction are spaced apart from each other in a direction perpendicular to a surface of the substrate: and a sidewall conductive layer is formed, in which the sidewall conductive layer is located above one of the two word lines adjacent to each other, and is arranged in the same layer as the other of the two word lines.
    Type: Application
    Filed: September 21, 2022
    Publication date: January 19, 2023
    Applicant: CHANGXIN MEMORY TECHNOLOGIES, INC.
    Inventors: Deyuan XIAO, YI JIANG, Guangsu SHAO, Xingsong SU, Yunsong QIU
  • Publication number: 20230014868
    Abstract: A semiconductor structure, a method for manufacturing the same and a memory are provided. The semiconductor structure includes a substrate, multiple semiconductor pillars, memory structures, and multiple transistors. The multiple semiconductor pillars are arrayed along a first direction and a second direction. Each semiconductor pillar includes a first portion and a second portion on the first portion. The memory structure includes a first electrode layer, a dielectric layer and a second electrode layer. The first electrode layers cover sidewalls of the first portions and are located in first filling regions arranged at intervals. Each first filling region surrounds a sidewall of the first portion. The dielectric layers cover at least surfaces of the first electrode layers. The second electrode layers cover surfaces of the dielectric layers. Channel structures of the transistors are located in the second portions, and extend in a same direction as the second portions.
    Type: Application
    Filed: September 20, 2022
    Publication date: January 19, 2023
    Applicant: CHANGXIN MEMORY TECHNOLOGIES, INC.
    Inventors: Deyuan XIAO, Guangsu Shao, Yunsong Qiu
  • Publication number: 20230016558
    Abstract: The method for forming the capacitor stack structure includes: providing a substrate on which a plurality of first laminated structures arranged in a first direction and a first isolation structure located between every two adjacent the first laminated structures are formed, and the first laminated structure including first semiconductor layers and second semiconductor layers stacked alternately; forming, in the first laminated structures and the first isolation structures, first trench extending in the first direction, the spacing in a second direction between the adjacent remaining first semiconductor layers is greater than the spacing between the adjacent remaining second semiconductor layers; forming a support structure in the first trench, and removing the first semiconductor layers from the first laminated structure to form a first space; and forming capacitor structures in the first space to form a capacitor stack structure.
    Type: Application
    Filed: September 22, 2022
    Publication date: January 19, 2023
    Inventors: Guangsu SHAO, Deyuan XIAO, Weiping BAI, Yunsong QIU
  • Publication number: 20230013070
    Abstract: A semiconductor device and a formation method thereof are provided. The semiconductor device includes: a semiconductor substrate, where a plurality of columnar active areas are formed on the semiconductor substrate, the plurality of columnar active areas are spaced apart by a plurality of first trenches extending along a first direction and a plurality of second trenches extending along a second direction; a plurality of third trenches positioned in the semiconductor substrate at bottoms of the second trenches, where the third trenches are recessed to bottoms of the columnar active areas, and a bottom surface of a given one of the third trenches is higher than a bottom surface of the given first trench; and a plurality of metal silicide bit lines extending along the first direction in the semiconductor substrate positioned at the bottoms of the plurality of third trenches and the bottoms of the plurality of columnar active areas.
    Type: Application
    Filed: September 22, 2022
    Publication date: January 19, 2023
    Inventors: Guangsu SHAO, Deyuan XIAO, Yunsong QIU, Yuhan ZHU
  • Publication number: 20230010014
    Abstract: A method for manufacturing a semiconductor structure includes the following operations. A substrate is provided, and is etched to form first isolation trenches in a cell region and a second isolation trench in a peripheral region. A first isolation dielectric layer is filled in each of the first isolation trenches and an isolation structure is formed in the second isolation trench. A patterned mask layer is formed on surfaces of the cell region and the peripheral region. The substrate and the first isolation dielectric layer are etched based on the patterned mask layer to form the third isolation trenches extending along a second direction. The third and first isolation trenches isolate multiple active pillars. The active pillar includes a first connecting end, a second connecting end and a channel region.
    Type: Application
    Filed: September 22, 2022
    Publication date: January 12, 2023
    Applicant: CHANGXIN MEMORY TECHNOLOGIES, INC.
    Inventors: Guangsu SHAO, Deyuan XIAO, YOUMING LIU, Yunsong QIU
  • Publication number: 20230012447
    Abstract: A semiconductor structure includes: a substrate; a plurality of active layers arranged on the substrate and spaced apart from each other; and a plurality of bit lines, spaced apart from each other in a first direction and extending in a second direction. A first portion of each bit line covers side surfaces of respective active layers of the plurality of active layers, and a second portion of each bit line is located in the respective active layers. The first direction and the second direction are parallel to a surface of the substrate, and the first direction intersects with the second direction.
    Type: Application
    Filed: September 14, 2022
    Publication date: January 12, 2023
    Applicant: CHANGXIN MEMORY TECHNOLOGIES, INC.
    Inventors: Guangsu SHAO, Deyuan XIAO, Yunsong QIU
  • Publication number: 20230005919
    Abstract: A semiconductor structure and a method for forming a semiconductor structure are provided. The semiconductor structure includes: a substrate, multiple active pillars located in the substrate, and multiple word lines. The multiple active pillars are arranged in an array in a first direction and a second direction. The first direction and the second direction are both directions parallel to a top surface of the substrate, and the first direction and the second direction intersect. The multiple word lines are spaced apart in the first direction. Each of the word lines extends in the second direction and continuously surrounds and covers a portion of a side wall of each of the multiple active pillars arranged in the second direction. Any two adjacent word lines are at least partially staggered in a direction perpendicular to the top surface of the substrate.
    Type: Application
    Filed: September 8, 2022
    Publication date: January 5, 2023
    Applicant: CHANGXIN MEMORY TECHNOLOGIES, INC.
    Inventors: Deyuan XIAO, Yi JIANG, Guangsu SHAO, Xingsong SU, Yunsong QIU
  • Publication number: 20220416049
    Abstract: Embodiments disclose a semiconductor structure and a fabrication method thereof. The method includes: providing a substrate; forming a stack structure on a surface of the substrate, where the stack structure includes a first semiconductor material layer and a first sacrificial layer alternately stacked from bottom to top; patterning and etching the stack structure and removing part of the first sacrificial layer to form a horizontal strip-shaped structure; forming a gate-all-around structure, where the gate-all-around structure covers part of a surface of the horizontal strip-shaped structure; and forming a bit line, where the bit line is formed in a same horizontal plane as the horizontal strip-shaped structure and the horizontal strip-shaped structure is segmented by the bit line, and the bit line is connected to a segmentation of the horizontal strip-shaped structure.
    Type: Application
    Filed: August 29, 2022
    Publication date: December 29, 2022
    Inventors: Guangsu SHAO, Deyuan XIAO, Weiping BAI, Yunsong QIU