Patents by Inventor Yuping REN
Yuping REN has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).
-
Patent number: 11651992Abstract: The present disclosure relates to semiconductor structures and, more particularly, to gap fill void and connection structures and methods of manufacture. The structure includes: a gate structure comprising source and drain regions; a gate contact in direct contact and overlapping the gate structure; and source and drain contacts directly connecting to the source and drain regions, respectively.Type: GrantFiled: January 11, 2021Date of Patent: May 16, 2023Assignee: GLOBALFOUNDRIES U.S. Inc.Inventors: Haigou Huang, Yuping Ren, Paul Ackmann, Guoxiang Ning
-
Publication number: 20210134658Abstract: The present disclosure relates to semiconductor structures and, more particularly, to gap fill void and connection structures and methods of manufacture. The structure includes: a gate structure comprising source and drain regions; a gate contact in direct contact and overlapping the gate structure; and source and drain contacts directly connecting to the source and drain regions, respectively.Type: ApplicationFiled: January 11, 2021Publication date: May 6, 2021Inventors: Haigou HUANG, Yuping REN, Paul ACKMANN, Guoxiang NING
-
Patent number: 10923388Abstract: The present disclosure relates to semiconductor structures and, more particularly, to gap fill void and connection structures and methods of manufacture. The structure includes: a gate structure comprising source and drain regions; a gate contact in direct contact and overlapping the gate structure; and source and drain contacts directly connecting to the source and drain regions, respectively.Type: GrantFiled: January 18, 2019Date of Patent: February 16, 2021Assignee: GLOBALFOUNDRIES U.S. INC.Inventors: Haigou Huang, Yuping Ren, Paul Ackmann, Guoxiang Ning
-
Patent number: 10777413Abstract: Methods of fabricating an interconnect structure. A hardmask is deposited over a dielectric layer, and a block mask is formed that is arranged over an area on the hardmask. After forming the block mask, a first mandrel and a second mandrel are formed on the hardmask. The first mandrel is laterally spaced from the second mandrel, and the area on the hardmask is arranged between the first mandrel and the second mandrel. The block mask may be used to provide a non-mandrel cut separating the tips of interconnects subsequently formed in the dielectric layer.Type: GrantFiled: July 12, 2018Date of Patent: September 15, 2020Assignee: GLOBALFOUNDRIES INC.Inventors: Yuping Ren, Guoxiang Ning, Haigou Huang, Sunil K. Singh
-
Patent number: 10770344Abstract: A method of fabricating interconnects in a semiconductor device is provided, which includes forming an interconnect layer having a conductive line and depositing a first aluminum-containing layer over the interconnect layer. A dielectric layer is deposited over the first aluminum-containing layer, followed by a second aluminum-containing layer deposited over the dielectric layer. A via opening is formed in the second aluminum-containing layer through to the conductive line, wherein the via opening has chamferless sidewalls.Type: GrantFiled: January 9, 2019Date of Patent: September 8, 2020Assignee: GLOBALFOUNDRIES Inc.Inventors: Yuping Ren, Haigou Huang, Ravi Prakash Srivastava, Zhiguo Sun, Qiang Fang, Cheng Xu, Guoxiang Ning
-
Publication number: 20200235002Abstract: The present disclosure relates to semiconductor structures and, more particularly, to gap fill void and connection structures and methods of manufacture. The structure includes: a gate structure comprising source and drain regions; a gate contact in direct contact and overlapping the gate structure; and source and drain contacts directly connecting to the source and drain regions, respectively.Type: ApplicationFiled: January 18, 2019Publication date: July 23, 2020Inventors: Haigou HUANG, Yuping REN, Paul ACKMANN, Guoxiang NING
-
Publication number: 20200219763Abstract: A method of fabricating interconnects in a semiconductor device is provided, which includes forming an interconnect layer having a conductive line and depositing a first aluminum-containing layer over the interconnect layer. A dielectric layer is deposited over the first aluminum-containing layer, followed by a second aluminum-containing layer deposited over the dielectric layer. A via opening is formed in the second aluminum-containing layer through to the conductive line, wherein the via opening has chamferless sidewalls.Type: ApplicationFiled: January 9, 2019Publication date: July 9, 2020Inventors: YUPING REN, HAIGOU HUANG, RAVI PRAKASH SRIVASTAVA, ZHIGUO SUN, QIANG FANG, CHENG XU, GUOXIANG NING
-
Patent number: 10600914Abstract: A method of forming isolation pillars for a gate structure, the method including: providing a preliminary structure including a substrate having a plurality of fins thereon, an STI formed between adjacent fins, an upper surface of the STIs extending higher than an upper surface of the fins, and a hardmask over the upper surface of the fins and between adjacent STIs; forming a first trench in a first selected STI and between adjacent fins in a gate region, and forming a second trench in a second selected STI and between adjacent fins in a TS region; and filling the first and second trenches with an isolation fill thereby forming a first isolation pillar in the gate region and a second isolation pillar in the TS region, the first and second isolation pillars extending below the upper surface of the STIs.Type: GrantFiled: January 12, 2018Date of Patent: March 24, 2020Assignee: GLOBALFOUNDRIES INC.Inventors: Wei Zhao, Ming Hao Tang, Haiting Wang, Rui Chen, Yuping Ren, Hui Zang, Scott H. Beasor, Ruilong Xie
-
Patent number: 10566291Abstract: This disclosure relates to a structure for aligning layers of an integrated circuit (IC) structure that may include a first dielectric layer positioned above a semiconductor substrate having one or more active devices, a trench stop layer positioned above the first dielectric layer, a second dielectric layer positioned above the trench stop layer, and a plurality of metal-filled marking trenches extending vertically through the second dielectric layer and the trench stop layer and at least partially into the first dielectric layer. The metal-filled trenches are electrically isolated from any active devices contained in the IC.Type: GrantFiled: February 18, 2018Date of Patent: February 18, 2020Assignee: GLOBALFOUNDRIES INC.Inventors: Ming Hao Tang, Yuping Ren, Rui Chen, Bradley Morgenfeld, Zheng G. Chen
-
Publication number: 20200020531Abstract: Methods of fabricating an interconnect structure. A hardmask is deposited over a dielectric layer, and a block mask is formed that is arranged over an area on the hardmask. After forming the block mask, a first mandrel and a second mandrel are formed on the hardmask. The first mandrel is laterally spaced from the second mandrel, and the area on the hardmask is arranged between the first mandrel and the second mandrel. The block mask may be used to provide a non-mandrel cut separating the tips of interconnects subsequently formed in the dielectric layer.Type: ApplicationFiled: July 12, 2018Publication date: January 16, 2020Inventors: Yuping Ren, Guoxiang Ning, Haigou Huang, Sunil K. Singh
-
Patent number: 10395926Abstract: Methods of self-aligned multiple patterning. A mandrel line is formed over a hardmask layer, and forming a block mask is formed over a first portion of the mandrel line that is linearly arranged between respective second portions of the mandrel line. After forming the first block mask, the second portions of the mandrel line are removed with an etching process to cut the mandrel line and expose respective portions of the hardmask layer. A second portion of the mandrel line is covered by the block mask during the etching process to define a mandrel cut in the mandrel line.Type: GrantFiled: April 17, 2018Date of Patent: August 27, 2019Assignee: GLOBALFOUNDRIES Inc.Inventors: Minghao Tang, Yuping Ren, Sean Xuan Lin, Shao Beng Law, Genevieve Beique, Xun Xiang, Rui Chen
-
Publication number: 20190259708Abstract: This disclosure relates to a structure for aligning layers of an integrated circuit (IC) structure that may include a first dielectric layer positioned above a semiconductor substrate having one or more active devices, a trench stop layer positioned above the first dielectric layer, a second dielectric layer positioned above the trench stop layer, and a plurality of metal-filled marking trenches extending vertically through the second dielectric layer and the trench stop layer and at least partially into the first dielectric layer. The metal-filled trenches are electrically isolated from any active devices contained in the IC.Type: ApplicationFiled: February 18, 2018Publication date: August 22, 2019Inventors: Ming Hao Tang, Yuping Ren, Rui Chen, Bradley Morgenfeld, Zheng G. Chen
-
Publication number: 20190221661Abstract: A method of forming isolation pillars for a gate structure, the method including: providing a preliminary structure including a substrate having a plurality of fins thereon, an STI formed between adjacent fins, an upper surface of the STIs extending higher than an upper surface of the fins, and a hardmask over the upper surface of the fins and between adjacent STIs; forming a first trench in a first selected STI and between adjacent fins in a gate region, and forming a second trench in a second selected STI and between adjacent fins in a TS region; and filling the first and second trenches with an isolation fill thereby forming a first isolation pillar in the gate region and a second isolation pillar in the TS region, the first and second isolation pillars extending below the upper surface of the STIs.Type: ApplicationFiled: January 12, 2018Publication date: July 18, 2019Inventors: Wei Zhao, Ming Hao Tang, Haiting Wang, Rui Chen, Yuping Ren, Hui Zang, Scott H. Beasor, Ruilong Xie
-
Publication number: 20190181040Abstract: Methods of fabricating an interconnect structure. A first sacrificial layer is deposited over a dielectric layer, and a block mask is formed that covers an area on the first sacrificial layer. A second sacrificial layer is deposited over the block mask and the first sacrificial layer. After the block mask is formed, the second sacrificial layer is patterned to form a mandrel that is arranged in part on a portion of the block mask.Type: ApplicationFiled: December 7, 2017Publication date: June 13, 2019Inventors: Minghao Tang, Rui Chen, Yuping Ren
-
Patent number: 10319626Abstract: Methods of fabricating an interconnect structure. A first sacrificial layer is deposited over a dielectric layer, and a block mask is formed that covers an area on the first sacrificial layer. A second sacrificial layer is deposited over the block mask and the first sacrificial layer. After the block mask is formed, the second sacrificial layer is patterned to form a mandrel that is arranged in part on a portion of the block mask.Type: GrantFiled: December 7, 2017Date of Patent: June 11, 2019Assignee: GLOBALFOUNDRIES Inc.Inventors: Minghao Tang, Rui Chen, Yuping Ren
-
Patent number: 10002827Abstract: Methods for identification and partial re-routing of selected areas (e.g., including critical areas) in a layout of an IC design and the resulting device are disclosed. Embodiments include comparing design data of an IC device against criteria of manufacturing processes to manufacture the IC device; identifying in the design data a layout area based, at least in part, on proximity of metal segments, interconnecting segments, or a combination thereof in the layout area; performing partial re-routing in the layout area to substantially meet the criteria, wherein at least one interconnecting element is shifted or extended; and integrating the partial re-routing into the design data for use in the manufacturing processes.Type: GrantFiled: March 14, 2017Date of Patent: June 19, 2018Assignee: GLOBALFOUNDRIES INC.Inventors: Guoxiang Ning, Yuping Ren, Chin Teong Lim, Xusheng Wu, Paul Ackmann
-
Patent number: 9817927Abstract: A method and apparatus for generating a final dielectric etch compensation table and a final hard mask etch compensation table for either OPC or MPC process flows are provided. Embodiments include performing an overlap pattern classification on a wafer; calibrating a dielectric etch bias or a hard mask etch bias based on the pattern classification; comparing either a CD overlap of a via layer with a metal layer and a CD overlap of the via layer with a lower connecting metal layer or a CD overlap of the metal layer with an upper connecting via layer and a CD overlap of the metal layer with the via layer against a criteria; outputting final dielectric etch compensation and hard mask etch compensation tables to either OPC or MPC process flows; and repeating the steps of calibrating, comparing, and outputting for either the via layer or metal layer remaining.Type: GrantFiled: August 31, 2015Date of Patent: November 14, 2017Assignee: GLOBALFOUNDRIES INC.Inventors: Guo Xiang Ning, Yuping Ren, David Power, Lalit Shokeen, Chin Teong Lim, Paul W. Ackmann, Xiang Hu
-
Publication number: 20170186687Abstract: Methods for identification and partial re-routing of selected areas (e.g., including critical areas) in a layout of an IC design and the resulting device are disclosed. Embodiments include comparing design data of an IC device against criteria of manufacturing processes to manufacture the IC device; identifying in the design data a layout area based, at least in part, on proximity of metal segments, interconnecting segments, or a combination thereof in the layout area; performing partial re-routing in the layout area to substantially meet the criteria, wherein at least one interconnecting element is shifted or extended; and integrating the partial re-routing into the design data for use in the manufacturing processes.Type: ApplicationFiled: March 14, 2017Publication date: June 29, 2017Inventors: Guoxiang NING, Yuping REN, Chin Teong LIM, Xusheng WU, Paul ACKMANN
-
Patent number: 9672313Abstract: Methods for identification and partial re-routing of selected areas (e.g., including critical areas) in a layout of an IC design and the resulting device are disclosed. Embodiments include comparing design data of an IC device against criteria of manufacturing processes to manufacture the IC device; identifying in the design data a layout area based, at least in part, on proximity of metal segments, interconnecting segments, or a combination thereof in the layout area; performing partial re-routing in the layout area to substantially meet the criteria, wherein at least one interconnecting element is shifted or extended; and integrating the partial re-routing into the design data for use in the manufacturing processes.Type: GrantFiled: May 5, 2015Date of Patent: June 6, 2017Assignee: GLOBALFOUNDRIES INC.Inventors: Guoxiang Ning, Yuping Ren, Chin Teong Lim, Xusheng Wu, Paul Ackmann
-
Patent number: 9666476Abstract: Methods are provided for dimension-controlled via formation over a circuit structure, including over multiple adjacent conductive structures. The method(s) includes, for instance, providing a patterned multi-layer stack structure above the circuit structure, the stack structure including at least one layer, and a pattern transfer layer above the at least one layer, the pattern transfer layer being patterned with at least one via opening; providing a sidewall spacer layer within the at least one via opening to form at least one dimension-controlled via opening; and etching through the at least one layer of the stack structure using the at least one dimension-controlled via opening to facilitate providing the via(s) over the circuit structure. In one implementation, the stack structure includes a trench-opening within a patterned hard mask layer disposed between a dielectric layer and a planarization layer, and the via(s) is partially self-aligned to the trench.Type: GrantFiled: December 15, 2015Date of Patent: May 30, 2017Assignee: GLOBALFOUNDRIES Inc.Inventors: Xiang Hu, Yuping Ren, Duohui Bei, Sipeng Gu, Huang Liu