Patents by Inventor Yuzhan Wang

Yuzhan Wang has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11211254
    Abstract: A first dielectric layer made of a first dielectric material is deposited over a semiconductor substrate. A buffer layer is then deposited on an upper surface of the first dielectric layer. A trench is opened to extend through the buffer layer and the first dielectric layer. A second dielectric layer made of a second dielectric material is the deposited in a conformal manner on the buffer layer and filling the trench. Chemical mechanical polishing of the second dielectric layer is performed to remove overlying portions of the second dielectric layer with the buffer layer being used as a polish stop. After removing the buffer layer, the first dielectric layer and the second dielectric material filling the trench form a pre-metallization dielectric layer having a substantially planar upper surface.
    Type: Grant
    Filed: November 12, 2020
    Date of Patent: December 28, 2021
    Assignee: STMicroelectronics Pte Ltd
    Inventors: Yuzhan Wang, Pradeep Basavanahalli Kumarswamy, Hong Kia Koh, Alberto Leotti, Patrice Ramonda
  • Publication number: 20210193476
    Abstract: A first dielectric layer made of a first dielectric material is deposited over a semiconductor substrate. A buffer layer is then deposited on an upper surface of the first dielectric layer. A trench is opened to extend through the buffer layer and the first dielectric layer. A second dielectric layer made of a second dielectric material is the deposited in a conformal manner on the buffer layer and filling the trench. Chemical mechanical polishing of the second dielectric layer is performed to remove overlying portions of the second dielectric layer with the buffer layer being used as a polish stop. After removing the buffer layer, the first dielectric layer and the second dielectric material filling the trench form a pre-metallization dielectric layer having a substantially planar upper surface.
    Type: Application
    Filed: November 12, 2020
    Publication date: June 24, 2021
    Applicant: STMicroelectronics Pte Ltd
    Inventors: Yuzhan WANG, Pradeep BASAVANAHALLI KUMARSWAMY, Hong Kia KOH, Alberto LEOTTI, Patrice RAMONDA
  • Patent number: 9997393
    Abstract: Methods for fabricating integrated circuits are provided. In one example, a method includes depositing an ILD layer overlying a SOI substrate including a device structure and an isolation structure. The device structure is disposed on a semiconductor layer of the SOI substrate and includes a metal silicide region and the isolation structure extends through the semiconductor layer to a buried insulator layer of the SOI substrate. A patterned mask is used for etching through the ILD layer and forming a device contact opening that exposes the metal silicide region and a substrate contact opening that exposes the isolation structure. A device contact is formed in the device contact opening. The isolation structure and the buried insulator layer are etched through to extend the substrate contact opening to a support substrate of the SOI substrate. A substrate contact is formed in the substrate contact opening.
    Type: Grant
    Filed: June 7, 2017
    Date of Patent: June 12, 2018
    Assignee: GLOBALFOUNDRIES SINGAPORE PTE. LTD.
    Inventors: Yuzhan Wang, Bo Yu, Zeng Wang, Wensheng Deng, Purakh Raj Verma
  • Publication number: 20170207209
    Abstract: Integrated circuits and methods of producing the same are provided. In an exemplary embodiment, an integrated circuit includes a high voltage capacitor having a first high voltage plate, a second high voltage plate directly overlying the first high voltage plate, and a high voltage dielectric film between the first and second high voltage plates. The integrated circuit also includes a high density capacitor with a first high density plate that is about co-planar with the second high voltage plate, a second high density plate directly overlying the first high density plate, and a thin high density dielectric film positioned between the first and second high density plates.
    Type: Application
    Filed: January 14, 2016
    Publication date: July 20, 2017
    Inventors: Bo Yu, Boon Guan Oon, Shaoqiang Zhang, Purakh Raj Verma, Guan Huei See, Yuzhan Wang