Patents by Inventor Yuzo Fukuzaki

Yuzo Fukuzaki has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20150008525
    Abstract: A semiconductor device includes: a substrate; an insulator layer provided on the substrate; a first transistor provided on the insulator layer; a semiconductor layer including a plurality of impurity regions of a first conduction type, the impurity regions forming a part of the first transistor; a heat dissipation layer; a thermal conductive layer linking the semiconductor layer and the heat dissipation layer; and an interruption structure configured to interrupt a flow of a current between the first transistor and the thermal conductive layer.
    Type: Application
    Filed: June 20, 2014
    Publication date: January 8, 2015
    Inventors: Yuzo Fukuzaki, Hiroaki Ammo
  • Patent number: 7432165
    Abstract: Disclosed are a semiconductor memory device, a semiconductor device, and a method for production thereof. The semiconductor memory device and semiconductor device do not need for a distance for alignment of lithography to make the contact hole with lithography to form the gate electrode. Hence the resulting devices have a reduced area for the cell array. The semiconductor memory device is composed of a substrate having trenches formed side by side, a plate electrode which is formed to a prescribed depth from the surface of the inner wall of the trench, a capacitor insulating film which covers the surface of the inner wall of the trench, a memory node electrode MN which fills the trench, with the capacitor insulating film interposed between them, and a memory node contact plug which is buried in a contact hole which is so made as to reach the memory node electrode from the surface of the semiconductor layer.
    Type: Grant
    Filed: August 15, 2006
    Date of Patent: October 7, 2008
    Assignee: Sony Corporation
    Inventors: Yuzo Fukuzaki, Hiroshi Takahashi
  • Publication number: 20060275982
    Abstract: Disclosed are a semiconductor memory device, a semiconductor device, and a method for production thereof. The semiconductor memory device and semiconductor device do not need for a distance for alignment of lithography to make the contact hole with lithography to form the gate electrode. Hence the resulting devices have a reduced area for the cell array. The semiconductor memory device is composed of a substrate having trenches formed side by side, a plate electrode which is formed to a prescribed depth from the surface of the inner wall of the trench, a capacitor insulating film which covers the surface of the inner wall of the trench, a memory node electrode MN which fills the trench, with the capacitor insulating film interposed between them, and a memory node contact plug which is buried in a contact hole which is so made as to reach the memory node electrode from the surface of the semiconductor layer.
    Type: Application
    Filed: August 15, 2006
    Publication date: December 7, 2006
    Inventors: Yuzo Fukuzaki, Hiroshi Takahashi
  • Patent number: 7126177
    Abstract: Disclosed are a semiconductor memory device, a semiconductor device, and a method for production thereof. The semiconductor memory device and semiconductor device do not need for a distance for alignment of lithography to make the contact hole with lithography to form the gate electrode. Hence the resulting devices have a reduced area for the cell array. The semiconductor memory device is composed of a substrate having trenches formed side by side, a plate electrode which is formed to a prescribed depth from the surface of the inner wall of the trench, a capacitor insulating film which covers the surface of the inner wall of the trench, a memory node electrode MN which fills the trench, with the capacitor insulating film interposed between them, and a memory node contact plug which is buried in a contact hole which is so made as to reach the memory node electrode from the surface of the semiconductor layer.
    Type: Grant
    Filed: December 29, 2004
    Date of Patent: October 24, 2006
    Assignee: Sony Corporation
    Inventors: Yuzo Fukuzaki, Hiroshi Takahashi
  • Publication number: 20050176211
    Abstract: Disclosed are a semiconductor memory device, a semiconductor device, and a method for production thereof. The semiconductor memory device and semiconductor device do not need for a distance for alignment of lithography to make the contact hole with lithography to form the gate electrode. Hence the resulting devices have a reduced area for the cell array. The semiconductor memory device is composed of a substrate having trenches formed side by side, a plate electrode which is formed to a prescribed depth from the surface of the inner wall of the trench, a capacitor insulating film which covers the surface of the inner wall of the trench, a memory node electrode MN which fills the trench, with the capacitor insulating film interposed between them, and a memory node contact plug which is buried in a contact hole which is so made as to reach the memory node electrode from the surface of the semiconductor layer.
    Type: Application
    Filed: December 29, 2004
    Publication date: August 11, 2005
    Inventors: Yuzo Fukuzaki, Hiroshi Takahashi
  • Patent number: 6876014
    Abstract: Concave portions and convex portions are formed on an insulating layer. First bit lines are arranged on the convex portions. A width of the first bit lines is set to L, and a space between the first bit lines is set to L+2S. Each of the first bit lines is electrically connected to a drain diffusion layer by a contact plug. Second bit lines are arranged in a trench between the first bit lines. A width of the second bit lines is set to L, and a space between the first and second bit lines is equal to a width S of a side wall. Each of the second bit lines is electrically connected to a drain diffusion layer by a contact plug.
    Type: Grant
    Filed: June 28, 2002
    Date of Patent: April 5, 2005
    Assignee: Kabushiki Kaisha Toshiba
    Inventors: Kazuhito Kobayashi, Yuzo Fukuzaki
  • Publication number: 20030094632
    Abstract: Concave portions and convex portions are formed on an insulating layer. First bit lines are arranged on the convex portions. A width of the first bit lines is set to L, and a space between the first bit lines is set to L+2S. Each of the first bit lines is electrically connected to a drain diffusion layer by a contact plug. Second bit lines are arranged in a trench between the first bit lines. A width of the second bit lines is set to L, and a space between the first and second bit lines is equal to a width S of a side wall. Each of the second bit lines is electrically connected to a drain diffusion layer by a contact plug.
    Type: Application
    Filed: June 28, 2002
    Publication date: May 22, 2003
    Applicant: KABUSHIKI KAISHA TOSHIBA
    Inventors: Kazuhito Kobayashi, Yuzo Fukuzaki
  • Patent number: 5760464
    Abstract: A semiconductor device has a semiconductor chip with a plurality of pads, an inner lead which is connected to a plurality of pads by a plurality of bonding wires and which has a broken part portion, and a bonding wire which electrically connects broken ends of the broken portion of the inner lead and which has a fusing current smaller than that of the inner lead.
    Type: Grant
    Filed: August 21, 1995
    Date of Patent: June 2, 1998
    Assignee: Kabushiki Kaisha Toshiba
    Inventors: Yuichi Suyama, Yuzo Fukuzaki