Patents by Inventor Zelig Wayner

Zelig Wayner has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7536485
    Abstract: Embodiments of the present invention provide a processor having an inactive state of operation and methods thereof. The processor, according to some demonstrative embodiments of the invention, the processor may include a controller to determine an inactive state of operation is to be entered, and to cause a predetermined set of one or more execution units to execute a predetermined sequence of one or more micro-operations prior to entering the inactive state. Other embodiments are described and claimed.
    Type: Grant
    Filed: December 29, 2005
    Date of Patent: May 19, 2009
    Assignee: Intel Corporation
    Inventors: Gila Kamhi, Zelig Wayner, Amit Gradstein, Yoad Yagil, Thierry Pons, Ittai Anati, Ranan Fraer
  • Publication number: 20070174589
    Abstract: Embodiments of the present invention provide a processor having an inactive state of operation and methods thereof. The processor, according to some demonstrative embodiments of the invention, the processor may include a controller to determine an inactive state of operation is to be entered, and to cause a predetermined set of one or more execution units to execute a predetermined sequence of one or more micro-operations prior to entering the inactive state. Other embodiments are described and claimed.
    Type: Application
    Filed: December 29, 2005
    Publication date: July 26, 2007
    Inventors: Gila Kamhi, Zelig Wayner, Amit Gradstein, Yoad Yagil, Thierry Pons, Ittai Anati, Ranan Fraer
  • Patent number: 7227377
    Abstract: A value to better match a termination circuit to a characteristic impedance of a bus signal line is determined. A determination is also made as to when a bus, that includes the line and that is being used by a bus agent in its normal mode of operation, will be available for adjusting the termination circuit in a Quiet Cycle, based at least on knowledge of the bus protocol and tracking of certain bus protocol events. The termination circuit is adjusted according to the determined value, during the Quiet Cycle.
    Type: Grant
    Filed: December 31, 2004
    Date of Patent: June 5, 2007
    Assignee: Intel Corporation
    Inventors: Tsvika Kurts, Zelig Wayner, Tommy Bojan
  • Publication number: 20050151562
    Abstract: A value to better match a termination circuit to a characteristic impedance of a bus signal line is determined. A determination is also made as to when a bus, that includes the line and that is being used by a bus agent in its normal mode of operation, will be available for adjusting the termination circuit in a Quiet Cycle, based at least on knowledge of the bus protocol and tracking of certain bus protocol events. The termination circuit is adjusted according to the determined value, during the Quiet Cycle.
    Type: Application
    Filed: December 31, 2004
    Publication date: July 14, 2005
    Inventors: Tsvika Kurts, Zelig Wayner, Tommy Bojan
  • Publication number: 20050083095
    Abstract: A controller having programmable delay cells in its input/output channels may also include respective registers storing digital values that control the time delays introduced by the respective delay cells. The values programmed to the registers may be determined by testing the timing of signals between the controller and one or more devices coupled to the channels. The tests may include setting the registers with test values from a set of sequential test values, driving a particular pattern on the signals from the controller to the one or more devices, and checking whether portions of the pattern are received accurately by the one or more devices. Adjusting the timing of the signals may involve centering of the signals with respect to set up and hold time restrictions.
    Type: Application
    Filed: October 16, 2003
    Publication date: April 21, 2005
    Inventors: Tsvika Kurts, Zelig Wayner
  • Patent number: 6842035
    Abstract: A value to better match a termination circuit to a characteristic impedance of a bus signal line is determined. A determination is also made as to when a bus, that includes the line and that is being used by a bus agent in its normal mode of operation, will be available for adjusting the termination circuit in a Quiet Cycle, based at least on knowledge of the bus protocol and tracking of certain bus protocol events. The termination circuit is adjusted according to the determined value, during the Quiet Cycle.
    Type: Grant
    Filed: December 31, 2002
    Date of Patent: January 11, 2005
    Assignee: Intel Corporation
    Inventors: Tsvika Kurts, Zelig Wayner, Tommy Bojan
  • Publication number: 20040124874
    Abstract: A value to better match a termination circuit to a characteristic impedance of a bus signal line is determined. A determination is also made as to when a bus, that includes the line and that is being used by a bus agent in its normal mode of operation, will be available for adjusting the termination circuit in a Quiet Cycle, based at least on knowledge of the bus protocol and tracking of certain bus protocol events. The termination circuit is adjusted according to the determined value, during the Quiet Cycle.
    Type: Application
    Filed: December 31, 2002
    Publication date: July 1, 2004
    Inventors: Tsvika Kurts, Zelig Wayner, Tommy Bojan
  • Patent number: 6747475
    Abstract: A circuit for driving and receiving signals on a bus line includes a pull-up switch and a pull-down switch. The pull-up switch has an impedance that matches the characteristic impedance of the bus line. The pull-down switch has an impedance of about half of the characteristic impedance of the bus line. When the circuit is receiving a signal or driving a logic high signal on the bus line, the pull-up switch is enabled so that the bus line voltage is pulled up, while the pull-down switch is disabled to prevent the pull-down switch from pulling down the bus line voltage. When the circuit is driving a logic low signal on the bus line, the pull-down switch is enabled so that the bus line voltage is pulled down, while the pull-up switch is disabled to prevent the pull-up switch from pulling up the bus line voltage.
    Type: Grant
    Filed: December 17, 2001
    Date of Patent: June 8, 2004
    Assignee: Intel Corporation
    Inventors: Marcelo Yuffe, Zelig Wayner, Noam Yosef
  • Publication number: 20030112751
    Abstract: A circuit for driving and receiving signals on a bus line includes a pull-up switch and a pull-down switch. The pull-up switch has an impedance that matches the characteristic impedance of the bus line. The pull-down switch has an impedance of about half of the characteristic impedance of the bus line. When the circuit is receiving a signal or driving a logic high signal on the bus line, the pull-up switch is enabled so that the bus line voltage is pulled up, while the pull-down switch is disabled to prevent the pull-down switch from pulling down the bus line voltage. When the circuit is driving a logic low signal on the bus line, the pull-down switch is enabled so that the bus line voltage is pulled down, while the pull-up switch is disabled to prevent the pull-up switch from pulling up the bus line voltage.
    Type: Application
    Filed: December 17, 2001
    Publication date: June 19, 2003
    Inventors: Marcelo Yuffe, Zelig Wayner, Noam Yosef
  • Patent number: 6084430
    Abstract: An input buffer to interface between a main logic circuit and a peripheral device, which includes a first transistor that is adapted to be coupled to a first voltage supply and a first terminal, is described. A second transistor, which is adapted to be coupled to a second voltage supply and said terminal, is also included. The input buffer includes a first logic circuit to limit the amount of voltage applied to the first and second enable terminals of the first and second transistors. The first logic circuit is adapted to be coupled to a second terminal, the first enable terminal, and the second enable terminal. A second logic circuit, designed to limit the amount of voltage applied to the first terminal, is also included. The second logic circuit is coupled to the input terminals of the first and second transistors, as well as the first terminal. A method for buffering a signal received from a peripheral component includes receiving a first signal from a peripheral component.
    Type: Grant
    Filed: December 31, 1997
    Date of Patent: July 4, 2000
    Assignee: Intel Corporation
    Inventor: Zelig Wayner
  • Patent number: 6054875
    Abstract: An output buffer to serve as an interface between a main logic circuit and a peripheral device is described. The output buffer includes a first transistor adapted to be coupled to a first voltage supply and an output terminal. The first transistor is designed to charge the output terminal to a first state. A pull-down network to charge the output terminal to a second state is also included. The pull-down network is adapted to be coupled between the output terminal and a second voltage supply and is designed for alternate operation with the first transistor. The output buffer also includes a logic circuit to enable the first transistor and the pull-down network. The logic circuit is coupled to an enable terminal of the first transistor, the pull-down network, the first voltage supply, and the second voltage supply.
    Type: Grant
    Filed: December 31, 1997
    Date of Patent: April 25, 2000
    Assignee: Intel Corporation
    Inventor: Zelig Wayner
  • Patent number: 6031393
    Abstract: An input buffer to interface among devices on a main circuit board is described. The input buffer includes a first transistor coupled between a first terminal and an input terminal of an inverter. The first transistor has an enable terminal adapted to be coupled to a first voltage supply. A second transistor that is coupled between the first terminal and the input terminal is also included. The input buffer further includes a control circuit to enable the second transistor. The control circuit is coupled to the first terminal, an enable terminal of the second transistor, the input terminal, and an output terminal of the inverter. A method for buffering signals among devices on a main circuit board comprises receiving a first signal in a first state from a first device. A first portion of the first signal is transmitted through a first transistor. A second portion of the first signal is transmitted through a second transistor.
    Type: Grant
    Filed: December 31, 1997
    Date of Patent: February 29, 2000
    Assignee: Intel Corporation
    Inventor: Zelig Wayner