Patents by Inventor Zhaohui Hao
Zhaohui Hao has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).
-
Patent number: 11931732Abstract: The present application provides a gas inlet structure for a reagent kit, which includes a gas inlet connecting pipe and a plugging pipe arranged at one end of the gas inlet connecting pipe. The plugging pipe is provided with a gas nozzle plug, and the plugging pipe is in interference fit with the gas nozzle plug. The gas nozzle plug is provided with a gas inlet blind hole that is arranged along an axis direction of the gas nozzle plug, and an opening end of the gas inlet blind hole faces the gas inlet connecting pipe.Type: GrantFiled: May 19, 2023Date of Patent: March 19, 2024Assignee: Shijiazhuang Hipro Biotechnology Co., Ltd.Inventors: Shushun Hao, Yanjun Sui, Lizhu Chen, Shiyuan Xing, Zhaohui Yao
-
Patent number: 10229938Abstract: An array substrate and a fabrication method thereof are provided. The array substrate comprises a plurality of wiring regions (S-S?) disposed in a non-display region, a plurality of signal lines (111, 112) is provided in the wiring regions (S-S?), at least part of the signal lines (111, 112) within each of the wiring regions (S-S?) are respectively formed by connecting conducting wires (121, 123) located in different layers in series; and any two of the signal lines (111, 112) within a same wiring region (S-S?) have a resistance difference within a threshold range. The same signal line (111, 112) is disposed in different layers, so that the signal line (111, 112) is bent in a plane perpendicular to the array substrate, which achieves of the extension of a length of the signal line (111, 112), and thus increases the length and resistance of the signal line (111, 112), the resistance of which needs to be increased.Type: GrantFiled: July 18, 2014Date of Patent: March 12, 2019Assignees: BOE TECHNOLOGY GROUP CO., LTD., BEIJING BOE DISPLAY TECHNOLOGY CO., LTD.Inventors: Ming Zhang, Chao Fan, Liquan Cui, Zhaohui Hao, Woong Sun Yoon
-
Patent number: 10204927Abstract: The present disclosure provides a display substrate, including: a wiring mounting region. The wiring mounting region includes first wires and second wires, each of the first wires intersecting with one or more of the second wires, thereby defining one or more intersectional regions; and a semiconductor pattern between the first wire and the one or more second wires, the semiconductor pattern having at least one cross-sectional width covering at least a portion of at least one of the intersectional regions.Type: GrantFiled: July 1, 2016Date of Patent: February 12, 2019Assignees: BOE TECHNOLOGY GROUP CO., LTD, BEIJING BOE DISPLAY TECHNOLOGY CO., LTD.Inventors: Lin Li, Zhaohui Hao, Weidong Liu
-
Patent number: 10186228Abstract: The present disclosure provides a driving circuit for an array substrate, an array substrate, a display panel, and a display device. The driving circuit comprises a plurality of driving signal lines, which are insulated from each other and are used for driving a display region of the array substrate; and at least one driving circuit protection line insulated from the plurality of driving signal lines, wherein a voltage of the driving circuit protection line is smaller than that of each of the plurality of driving signal lines.Type: GrantFiled: April 29, 2016Date of Patent: January 22, 2019Assignees: BOE TECHNOLOGY GROUP CO., LTD., BEIJING BOE DISPLAY TECHNOLOGY CO., LTDInventors: Yuanyuan Hao, Zhaohui Hao, Zhixiao Yao
-
Patent number: 10170380Abstract: An array substrate and a display device are provided. The array substrate includes a display region and a peripheral circuit region, wherein a first gate line, a first data line and a pixel region are arranged in the display region; the pixel region includes a first pixel electrode and a thin film transistor, and the thin film transistor includes a first gate electrode, a first source electrode and a first drain electrode; the peripheral circuit region is provided with at least one test unit including: a second gate line; a second data line; a second testing pixel electrode; and a second testing thin film transistor. The second testing thin film transistor includes a second gate electrode, a second source electrode and a second drain electrode, wherein the second gate electrode, the second source electrode and the second drain electrode are provided with test ports exposed outside.Type: GrantFiled: December 10, 2013Date of Patent: January 1, 2019Assignees: BOE TECHNOLOGY GROUP CO., LTD., BEIJING BOE DISPLAY TECHNOLOGY CO., LTD.Inventors: Ming Zhang, Guoqi Mao, Zhaohui Hao, Woong Sun Yoon
-
Patent number: 10134769Abstract: Disclosed is an array substrate, a method for manufacturing the same, and a display device. The array substrate includes: a base substrate and a plurality of data lines disposed on the base substrate. The base substrate comprises a plurality of attaching areas in which the end of each data line attaches to the base substrate, and non-attaching areas between each two adjacent attaching areas, and a height layer is disposed between a passivation layer and the base substrate in the non-attaching area. By interposing a height layer between the passivation layer and the base substrate in the non-attaching area, the height difference between the passivation layer in the attaching area and the non-attaching area is decreased or disappeared, then the problem of fall-off of the passivation layer is solved, and the reliability of the product is increased.Type: GrantFiled: August 1, 2014Date of Patent: November 20, 2018Assignees: BOE TECHNOLOGY GROUP CO., LTD., BEIJING BOE DISPLAY TECHNOLOGY CO., LTD.Inventors: Zhenfei Cai, Liping Luo, Zhaohui Hao
-
Patent number: 10127855Abstract: The array substrate according to the present disclosure may include within its fanout region a plurality of signal transmission lines for transmitting signals between a driver chip and a display region of the array substrate, and each signal transmission line may correspond to one data transmission channel. The array substrate may further include at least one impedance balancing line arranged corresponding to a signal transmission line in the plurality of signal transmission lines, wherein the impedance balancing line is electrically connected to the signal transmission line, so that a difference between impedances of different data transmission channels within the fanout region meets a first predetermined condition.Type: GrantFiled: June 9, 2014Date of Patent: November 13, 2018Assignees: BOE TECHNOLOGY GROUP CO., LTD., BEIJING BOE DISPLAY TECHNOLOGY CO., LTD.Inventors: Ming Zhang, Huaxing Zu, Yinzhong Zhang, Zhaohui Hao, Xiongxuan Yin
-
Patent number: 10126610Abstract: The present disclosure provides an array substrate, manufacturing method thereof and a display device. A method of manufacturing an array substrate includes: sequentially forming a common electrode line, a first insulating layer, a pixel electrode, and a second insulating layer, and forming a via that is in communication with the common electrode line. The method further comprises, after forming the via, forming a common electrode that covers the via through a patterning process, wherein the patterning process includes etching a portion of the via covered with the common electrode to form an isolated region. The isolated region includes a region at an inner side of a first edge of the via. The first edge is an edge of the via adjacent to or stacked with the pixel electrode. The via further includes a second edge that is neither adjacent to nor stacked with the pixel electrode.Type: GrantFiled: November 21, 2017Date of Patent: November 13, 2018Assignees: BOE TECHNOLOGY GROUP CO., LTD., BEIJING BOE DISPLAY TECHNOLOGY CO., LTD.Inventors: Pijian Jia, Zhaohui Hao, Lin Li, Lingqi Meng, Huzhao Shi
-
Publication number: 20180210296Abstract: The present disclosure provides an array substrate, manufacturing method thereof and a display device. A method of manufacturing an array substrate includes: sequentially forming a common electrode line, a first insulating layer, a pixel electrode, and a second insulating layer, and forming a via that is in communication with the common electrode line. The method further comprises, after forming the via, forming a common electrode that covers the via through a patterning process, wherein the patterning process includes etching a portion of the via covered with the common electrode to form an isolated region. The isolated region includes a region at an inner side of a first edge of the via. The first edge is an edge of the via adjacent to or stacked with the pixel electrode. The via further includes a second edge that is neither adjacent to nor stacked with the pixel electrode.Type: ApplicationFiled: November 21, 2017Publication date: July 26, 2018Inventors: Pijian JIA, Zhaohui HAO, Lin LI, Lingqi MENG, Huzhao SHI
-
Patent number: 9865622Abstract: An array substrate is disclosed. The array substrate comprises a base substrate (4) and signal lines on the base substrate (4). The signal lines comprises a plurality of conductive layers (11, 12) in different layers, and the plurality of conductive layers (11, 12) are provided with insulation layers (21) therebetween, and are connected in parallel through one or more vias (3). Embodiments of the present disclosure further disclose a method for manufacturing the array substrate.Type: GrantFiled: November 29, 2013Date of Patent: January 9, 2018Assignees: BOE Technology Group Co., Ltd., Beijing BOE Display Technology Co., Ltd.Inventors: Ming Zhang, Zhaohui Hao, Woong Sun Yoon
-
Patent number: 9804466Abstract: A method of manufacturing an array substrate includes: forming a first functional layer comprising a plurality of array substrate areas and connection areas between adjacent array substrate areas; forming a plurality of conductive portions within each of the array substrate areas, the plurality of conductive portions extending from a corresponding one of the array substrate areas to a corresponding one of the connection areas and terminals of the plurality of conductive portions being in connection with capacitor lines within the corresponding one of the connection areas such that two capacitor lines between two adjacent array substrate areas face each other and are formed into a first capacitor element; forming a plurality of second functional layers on the first functional layer formed with the plurality of conductive portions and the capacitor lines, for forming a plurality of array substrates; and performing a cutting process at the connection areas between adjacent array substrates and removing the capacType: GrantFiled: June 13, 2016Date of Patent: October 31, 2017Assignees: BOE Technology Group Co., Ltd., Beijing BOE Display Technology Co., Ltd.Inventors: Cong Liu, Yuchun Feng, Chunze Zhang, Zhaohui Hao, Lin Li
-
Publication number: 20170294449Abstract: The present disclosure provides a display substrate, including: a wiring mounting region. The wiring mounting region includes first wires and second wires, each of the first wires intersecting with one or more of the second wires, thereby defining one or more intersectional regions; and a semiconductor pattern between the first wire and the one or more second wires, the semiconductor pattern having at least one cross-sectional width covering at least a portion of at least one of the intersectional regions.Type: ApplicationFiled: July 1, 2016Publication date: October 12, 2017Inventors: Lin LI, Zhaohui HAO, Weidong LIU
-
Publication number: 20170269411Abstract: A method of manufacturing an array substrate includes: forming a first functional layer comprising a plurality of array substrate areas and connection areas between adjacent array substrate areas; forming a plurality of conductive portions within each of the array substrate areas, the plurality of conductive portions extending from a corresponding one of the array substrate areas to a corresponding one of the connection areas and terminals of the plurality of conductive portions being in connection with capacitor lines within the corresponding one of the connection areas such that two capacitor lines between two adjacent array substrate areas face each other and are formed into a first capacitor element; forming a plurality of second functional layers on the first functional layer formed with the plurality of conductive portions and the capacitor lines, for forming a plurality of array substrates; and performing a cutting process at the connection areas between adjacent array substrates and removing the capacType: ApplicationFiled: June 13, 2016Publication date: September 21, 2017Inventors: Cong Liu, Yuchun Feng, Chunze Zhang, Zhaohui Hao, Lin Li
-
Patent number: 9673229Abstract: An array substrate, a method for manufacturing the same and a display apparatus are provided. The array substrate comprises: a substrate (1); a common electrode (2) and a pixel electrode (10) sequentially formed on the substrate (1) and insulated from each other; a thin film transistor comprising a gate electrode (4), an active layer (7), a source electrode (8a) and a drain electrode (8b), wherein the drain electrode (8b) is electrically connected with the pixel electrode (10); a common electrode line (5) disposed in a same layer as the gate electrode (4); and an insulating layer (3) between the gate electrode (4) and the common electrode (2), wherein the common electrode (2) is connected with the common electrode line (5) through a through hole in the insulating layer (3).Type: GrantFiled: June 9, 2016Date of Patent: June 6, 2017Assignees: BOE TECHNOLOGY GROUP CO., LTD., BEIJING BOE DISPLAY TECHNOLOGY CO., LTD.Inventors: Jinchao Bai, Yao Liu, Liangliang Li, Zhaohui Hao, Liang Sun
-
Publication number: 20170047036Abstract: The present disclosure provides a driving circuit for an array substrate, an array substrate, a display panel, and a display device. The driving circuit comprises a plurality of driving signal lines, which are insulated from each other and are used for driving a display region of the array substrate; and at least one driving circuit protection line insulated from the plurality of driving signal lines, wherein a voltage of the driving circuit protection line is smaller than that of each of the plurality of driving signal lines.Type: ApplicationFiled: April 29, 2016Publication date: February 16, 2017Inventors: Yuanyuan HAO, Zhaohui HAO, Zhixiao YAO
-
Patent number: 9507230Abstract: An array substrate comprises a first substrate and a plurality of gate lines and a plurality of the data lines provided on the first substrate, the plurality of gate lines and the plurality of the data lines define a plurality of pixel units arranged into a matrix form. Each of the plurality of pixel units comprising: a first electrode having slits, comprising two or more regions where the slits have the different tilt degrees; a second electrode; and a thin film transistor switch, wherein the first electrode and the second electrode are used to form a horizontal electric field for driving liquid crystal molecules, the gate line and the thin film transistor switch are arranged between each two regions of the first electrode, and the thin film transistor switch is controlled by the gate line to operate each region of the first electrode.Type: GrantFiled: February 2, 2015Date of Patent: November 29, 2016Assignees: BOE TECHNOLOGY GROUP CO., LTD., BEIJING BOE DISPLAY TECHNOLOGY CO., LTD.Inventors: Yongzhi Song, Jianshe Xue, Zhaohui Hao, Seung Moo Rim
-
Publication number: 20160293637Abstract: An array substrate, a method for manufacturing the same and a display apparatus are provided. The array substrate comprises: a substrate (1); a common electrode (2) and a pixel electrode (10) sequentially formed on the substrate (1) and insulated from each other; a thin film transistor comprising a gate electrode (4), an active layer (7), a source electrode (8a) and a drain electrode (8b), wherein the drain electrode (8b) is electrically connected with the pixel electrode (10); a common electrode line (5) disposed in a same layer as the gate electrode (4); and an insulating layer (3) between the gate electrode (4) and the common electrode (2), wherein the common electrode (2) is connected with the common electrode line (5) through a through hole in the insulating layer (3).Type: ApplicationFiled: June 9, 2016Publication date: October 6, 2016Inventors: Jinchao BAI, Yao LIU, Liangliang LI, Zhaohui HAO, Liang SUN
-
Patent number: 9443884Abstract: There is disclosed a method for manufacturing an Electro Static Discharge (ESD) device, an ESD device and a display panel, which are capable of addressing an issue that static-electric charges accumulated on the array substrate damage the unformed ESD device and improving a yield ratio of the array substrate. The method includes forming a TFT, a first lead wire, wherein the first lead wire or the second lead wire comprises at least two separate lead-wire segments; depositing a layer of passivation thin film, and forming via-holes for connecting the at least two separate lead-wire segments on the layer of passivation thin film; depositing a layer of transparent conductive film on the substrate on which the via-holes are formed, wherein the layer of transparent conductive film connects the lead-wire segments by the via-holes.Type: GrantFiled: September 25, 2013Date of Patent: September 13, 2016Assignees: BOE TECHNOLOGY GROUP CO., LTD., BEIJING BOE DISPLAY TECHNOLOGY CO., LTD.Inventors: Zhenfei Cai, Zhaohui Hao
-
Patent number: 9412761Abstract: An array substrate, a method for manufacturing the same and a display apparatus are provided. The array substrate comprises: a substrate (1); a common electrode (2) and a pixel electrode (10) sequentially formed on the substrate (1) and insulated from each other; a thin film transistor comprising a gate electrode (4), an active layer (7), a source electrode (8a) and a drain electrode (8b), wherein the drain electrode (8b) is electrically connected with the pixel electrode (10); a common electrode line (5) disposed in a same layer as the gate electrode (4); and an insulating layer (3) between the gate electrode (4) and the common electrode (2), wherein the common electrode (2) is connected with the common electrode line (5) through a through hole in the insulating layer (3).Type: GrantFiled: July 8, 2015Date of Patent: August 9, 2016Assignees: BOE TECHNOLOGY GROUP CO., LTD., BEIJING BOE DISPLAY TECHNOLOGY CO., LTD.Inventors: Jinchao Bai, Yao Liu, Liangliang Li, Zhaohui Hao, Liang Sun
-
Patent number: 9335596Abstract: Embodiments of the present invention disclose an array substrate, a display device and a repair method of the array substrate. The array substrate comprises a display region; a peripheral region, in which a peripheral circuit including a plurality of leading wires is provided, and the peripheral region including: an insulation layer, provided above a layer in which the peripheral circuit is provided; and a leading wire repair layer, provided above the insulation layer, wherein the leading wire repair layer includes at least two common repair lines extended along an arrangement direction of the leading wires in the peripheral circuit, and a plurality of repair lines electrically connected the at least two common repair lines are provided between the two adjacent common repair lines.Type: GrantFiled: December 14, 2013Date of Patent: May 10, 2016Assignees: BOE TECHNOLOGY GROUP CO., LTD., BEIJING BOE DISPLAY TECHNOLOGY CO., LTD.Inventors: Pijian Jia, Woong Sun Yoon, Zhaohui Hao