Patents by Inventor Zhengqiang Xiao

Zhengqiang Xiao has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 9871893
    Abstract: This invention relates to a method for making 32-bit addressing of SV data by utilizing FPGA, which may be applied to processing digital sampling data in an equipment of an intelligent substation. Specifically, the method includes the following steps: FPGA receiving naked SV data packages generated based on IEEE802.3 standard; analyzing data structure of Ethernet frame; based on characteristics of the Ethernet frame of the SV data, the SV data of the network byte sequence being reorganized by utilizing ASN.1 coding rules, so that the SV data being converted into a data that can be directly accessed by 32-bit addressing processors. As a result, SV data decoding efficiency is improved greatly. This invention may make the decoding efficiency of 32-bit addressing processor improved by 5-10 times, thus solve problem of declined efficiency due to processing network byte order by splitting and reorganization.
    Type: Grant
    Filed: October 28, 2013
    Date of Patent: January 16, 2018
    Assignee: Beijing Sifang Automation Co., Ltd
    Inventors: Zhengqiang Xiao, Zhiguang Hou, Haitao Yuan, Jiong Hu, Tao Zhou, Qiurong Chen, Wanfang Xu, Kun Xiao, Tongzhong Fang
  • Publication number: 20150341471
    Abstract: This invention relates to a method for making 32-bit addressing of SV data by utilizing FPGA, which may be applied to processing digital sampling data in an equipment of an intelligent substation. Specifically, the method includes the following steps: FPGA receiving naked SV data packages generated based on IEEE802.3 standard; analyzing data structure of Ethernet frame; based on characteristics of the Ethernet frame of the SV data, the SV data of the network byte sequence being reorganized by utilizing ASN.1 coding rules, so that the SV data being converted into a data that can be directly accessed by 32-bit addressing processors. As a result, SV data decoding efficiency is improved greatly. This invention may make the decoding efficiency of 32-bit addressing processor improved by 5-10 times, thus solve problem of declined efficiency due to processing network byte order by splitting and reorganization.
    Type: Application
    Filed: October 28, 2013
    Publication date: November 26, 2015
    Inventors: Zhengqiang Xiao, Zhiguang Hou, Haitao Yuan, Jiong Hu, Tao Zhou, Qiurong Chen, Wanfang Xu, Kun Xiao, Tongzhong Fang