Patents by Inventor Zhenjie Gao

Zhenjie Gao has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 9236469
    Abstract: The invention discloses a high-voltage LDMOS integrated device, which is interdigitally structured in a plan view and which including: a first area corresponding to a source fingertip area, wherein a first sectional structure of the first area particularly includes: a first drain; and a first longitudinal voltage-withstanding buffer layer located below the first drain and consisted of a first deep N-well and a first low-voltage N-well, wherein the first low-voltage N-well is located in the first deep-N well, and the first deep-N well is located in a P-type substrate; and a second area non-overlapping with the first area, wherein a second sectional structure of the second area particularly includes: a second drain; and a second longitudinal voltage-withstanding buffer layer located below the second drain and consisted of a second deep N-well and a second low-voltage N-well.
    Type: Grant
    Filed: November 26, 2013
    Date of Patent: January 12, 2016
    Assignees: Peking University Founder Group Co., LTD., Founder Microelectronics International Co., LTD.
    Inventors: Guangran Pan, Jincheng Shi, Zhenjie Gao, Yan Wen
  • Publication number: 20140167158
    Abstract: The invention relates to the field of fabricating a semiconductor integrated circuit and particularly to an integrated device and a method for fabricating the integrated device in order to address the problem that a drift area is fabricated on an epitaxial layer but the application scope of the LDMOS is limited due to the costly process of fabricating the epitaxial layer. An integrated device of an nLDMOS and a pLDMOS according to an embodiment of the invention includes a substrate and further includes an nLDMOS and a pLDMOS, where the nLDMOS and the pLDMOS are located in the substrate. The nLDMOS and the pLDMOS is located in the substrate without any epitaxial layer, thereby lowering the fabrication cost and extending the application scope.
    Type: Application
    Filed: November 27, 2013
    Publication date: June 19, 2014
    Applicants: FOUNDER MICROELECTRONICS INTERNATIONAL CO., LTD., PEKING UNIVERSITY FOUNDER GROUP CO., LTD.
    Inventors: Guangran PAN, Yan WEN, Jincheng SHI, Zhenjie GAO
  • Publication number: 20140145262
    Abstract: The invention discloses a high-voltage LDMOS integrated device, which is interdigitally structured in a plan view and which including: a first area corresponding to a source fingertip area, wherein a first sectional structure of the first area particularly includes: a first drain; and a first longitudinal voltage-withstanding buffer layer located below the first drain and consisted of a first deep N-well and a first low-voltage N-well, wherein the first low-voltage N-well is located in the first deep-N well, and the first deep-N well is located in a P-type substrate; and a second area non-overlapping with the first area, wherein a second sectional structure of the second area particularly includes: a second drain; and a second longitudinal voltage-withstanding buffer layer located below the second drain and consisted of a second deep N-well and a second low-voltage N-well.
    Type: Application
    Filed: November 26, 2013
    Publication date: May 29, 2014
    Applicants: Founder Microelectronics International Co., Ltd., Peking University Founder Group Co., Ltd.
    Inventors: Guangran Pan, Jincheng Shi, Zhenjie Gao, Yan Wen