Patents by Inventor Zhenye Jiang

Zhenye Jiang has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20240106841
    Abstract: A system and method for authentication code generation based on adversarial machine learning are provided in this disclosure. The method includes a defensive authentication code generation system, an authentication code formation module, an authentication code scheduling module, an authentication-code adversarial processing center, an attack sample generation module, a verification and error reporting system, a division module, a grouping and distribution system, a category checking module, a data recording unit, a detection module and an integration terminal. In the system and method for authentication code generation based on adversarial machine learning according to the disclosure, attack scenes are simulated for continuous training for the authentication code, error-reporting data are recorded and optimized into the defensive authentication code generation system, so as to improve defense performance of the authentication code.
    Type: Application
    Filed: December 22, 2022
    Publication date: March 28, 2024
    Inventors: Xiaoning Jiang, Jianan QI, Jian Fang, Yuhan Zhou, Hongmin Xie, Hanqi Liu, Zhenye Xu
  • Publication number: 20160336054
    Abstract: A subsystem configured to select the power supply to a static random access memory cell compares the level of a dedicated memory supply voltage to the primary system supply voltage. The subsystem then switches the primary system supply to the SRAM cell when the system voltage is higher than the memory supply voltage with some margin. When the system voltage is lower than the memory supply voltage, with margin, the subsystem switches the memory supply to the SRAM cell. When the system voltage is comparable to the memory supply, the subsystem switches the system voltage to the SRAM cell if performance is a prioritized consideration, but switches the memory supply to the SRAM cell if power reduction is a prioritized consideration. In this manner, the system achieves optimum performance without incurring steady state power losses and avoids timing issues in accessing memory.
    Type: Application
    Filed: May 13, 2015
    Publication date: November 17, 2016
    Inventors: Stephen FELIX, Hwong-Kwo LIN, Spencer GOLD, Jing GUO, Andreas GOTTERBA, Jason GOLBUS, Karthik NATARAJAN, Jun YANG, Zhenye JIANG, Ge YANG, Lei WANG, Yong LI, Hua CHEN, Haiyan GONG, Beibei REN, Eric VOELKEL
  • Patent number: 9484115
    Abstract: A subsystem configured to select the power supply to a static random access memory cell compares the level of a dedicated memory supply voltage to the primary system supply voltage. The subsystem then switches the primary system supply to the SRAM cell when the system voltage is higher than the memory supply voltage with some margin. When the system voltage is lower than the memory supply voltage, with margin, the subsystem switches the memory supply to the SRAM cell. When the system voltage is comparable to the memory supply, the subsystem switches the system voltage to the SRAM cell if performance is a prioritized consideration, but switches the memory supply to the SRAM cell if power reduction is a prioritized consideration. In this manner, the system achieves optimum performance without incurring steady state power losses and avoids timing issues in accessing memory.
    Type: Grant
    Filed: May 13, 2015
    Date of Patent: November 1, 2016
    Assignee: NVIDIA Corporation
    Inventors: Stephen Felix, Hwong-Kwo Lin, Spencer Gold, Jing Guo, Andreas Gotterba, Jason Golbus, Karthik Natarajan, Jun Yang, Zhenye Jiang, Ge Yang, Lei Wang, Yong Li, Hua Chen, Haiyan Gong, Beibei Ren, Eric Voelkel
  • Patent number: 9390788
    Abstract: An SRAM clock circuit and an SRAM. In one embodiment, the SRAM clock circuit includes: (1) a plurality of transistor stacks optionally serially electrically couplable to form a configurable delay path through which a clock signal is buffered, and (2) a delay path select circuit respectively electrically coupled between pairs of the plurality of transistor stacks and operable to selectively electrically couple the plurality of transistor stacks to a base delay path, thereby activating the configurable delay path based on a desired delay.
    Type: Grant
    Filed: July 27, 2015
    Date of Patent: July 12, 2016
    Assignee: Nvidia Corporation
    Inventors: Hwong-Kwo Lin, Lei Wang, Spencer Gold, Zhenye Jiang
  • Publication number: 20150332757
    Abstract: An SRAM clock circuit and an SRAM. In one embodiment, the SRAM clock circuit includes: (1) a plurality of transistor stacks optionally serially electrically couplable to form a configurable delay path through which a clock signal is buffered, and (2) a delay path select circuit respectively electrically coupled between pairs of the plurality of transistor stacks and operable to selectively electrically couple the plurality of transistor stacks to a base delay path, thereby activating the configurable delay path based on a desired delay.
    Type: Application
    Filed: July 27, 2015
    Publication date: November 19, 2015
    Inventors: Hwong-Kwo Lin, Lei Wang, Spencer Gold, Zhenye Jiang
  • Patent number: 9123438
    Abstract: A configurable delay circuit and a method of clock buffering. One embodiment of the configurable delay circuit includes: (1) a first delay stage electrically couplable in series to a second delay stage, the first delay stage and the second delay stage each having an input port electrically coupled to a signal source, and (2) a delay path select circuit electrically coupled between the first delay stage and the second delay stage, and operable to select between a delay path including the first delay stage and another delay path including the first delay stage and the second delay stage.
    Type: Grant
    Filed: October 15, 2013
    Date of Patent: September 1, 2015
    Assignee: Nvidia Corporation
    Inventors: Hwong-Kwo Lin, Lei Wang, Spencer Gold, Zhenye Jiang
  • Publication number: 20150103584
    Abstract: A configurable delay circuit and a method of clock buffering. One embodiment of the configurable delay circuit includes: (1) a first delay stage electrically couplable in series to a second delay stage, the first delay stage and the second delay stage each having an input port electrically coupled to a signal source, and (2) a delay path select circuit electrically coupled between the first delay stage and the second delay stage, and operable to select between a delay path including the first delay stage and another delay path including the first delay stage and the second delay stage.
    Type: Application
    Filed: October 15, 2013
    Publication date: April 16, 2015
    Applicant: Nvidia Corporation
    Inventors: Hwong-Kwo Lin, Lei Wang, Spencer Gold, Zhenye Jiang