Patents by Inventor Zhiquiang Wu

Zhiquiang Wu has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 6756627
    Abstract: A method of the present invention forms a vertically oriented structure connected with a source/drain region through open space. In one embodiment of the method wherein a capacitor storage node is formed, the open space is located between two word line gate stacks in a MOS DRAM memory circuit. A thin landing pad is formed of conducting material in the open space extending to the source/drain region and over the tops of the gate stacks. An insulating layer is formed over the gate stacks and the landing pad. A recess is etched down through the insulating layer to expose an annular portion of the landing pad. A volume of the insulating material is left upon the landing pad in the open space. A conductive layer is deposited in the recess making contact with the exposed annular portion of the landing pad.
    Type: Grant
    Filed: March 2, 1998
    Date of Patent: June 29, 2004
    Assignee: Micron Technology, Inc.
    Inventors: Zhiquiang Wu, Li Li, Kunal Parekh
  • Patent number: 6507065
    Abstract: A silicon structure is formed that includes a free-standing wall having opposing roughen ed inner and outer surfaces using ion implantation and an unplanted silicon etching process which is selective to implanted silicon. In general, the method provides a recess in a layer of insulating material into which a polysilicon layer is formed. A layer of HSG or CSG polysilicon is subsequently formed on the polysilicon layer, after which ions are implanted into both the layer of HSG or CSG polysilicon and the underlying polysilicon layer. The aforementioned selective etching process is then conducted to result in a relatively unplanted portion being etched away and a highly implanted portion being left standing to form the free-standing wall. The free-standing wall has an inner surface that is roughen ed by the layer of HSG or CSG polysilicon. The free-standing wall also has a roughen ed outer surface to which has been transferred a near-impression image topography of the opposing inner surface.
    Type: Grant
    Filed: July 2, 2001
    Date of Patent: January 14, 2003
    Assignee: Micron Technology, Inc.
    Inventors: Thomas A. Figura, Zhiquiang Wu, Li Li
  • Patent number: 6255687
    Abstract: A silicon structure is formed that includes a free-standing wall having opposing roughened inner and outer surfaces using ion implantation and an unimplanted silicon etching process which is selective to implanted silicon. In general, the method provides a recess in a layer of insulating material into which a polysilicon layer is formed. A layer of HSG or CSG polysilicon is subsequently formed on the polysilicon layer, after which ions are implanted into both the layer of HSG or CSG polysilicon and the underlying polysilicon layer. The aforementioned selective etching process is then conducted to result in a relatively unimplanted portion being etched away and a highly implanted portion being left standing to form the free-standing wall. The free-standing wall has an inner surface that is roughened by the layer of HSG or CSG polysilicon. The free-standing wall also has a roughened outer surface to which has been transferred a near-impression image topography of the opposing inner surface.
    Type: Grant
    Filed: September 29, 1999
    Date of Patent: July 3, 2001
    Assignee: Micron Technology, Inc.
    Inventors: Thomas A. Figura, Zhiquiang Wu, Li Li
  • Patent number: 5963804
    Abstract: A silicon structure is formed that includes a free-standing wall having opposing roughened inner and outer surfaces using ion implantation and an unimplanted silicon etching process which is selective to implanted silicon. In general, the method provides a recess in a layer of insulating material into which a polysilicon layer is formed. A layer of HSG or CSG polysilicon is subsequently formed on the polysilicon layer, after which ions are implanted into both the layer of HSG or CSG polysilicon and the underlying polysilicon layer. The aforementioned selective etching process is then conducted to result in a relatively unimplanted portion being etched away and a highly implanted portion being left standing to form the free-standing wall. The free-standing wall has an inner surface that is roughened by the layer of HSG or CSG polysilicon. The free-standing wall also has a roughened outer surface to which has been transferred a near-impression image topography of the opposing inner surface.
    Type: Grant
    Filed: March 14, 1997
    Date of Patent: October 5, 1999
    Assignee: Micron Technology, Inc.
    Inventors: Thomas A. Figura, Zhiquiang Wu, Li Li