Patents by Inventor Zhongshang Liu

Zhongshang Liu has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7471540
    Abstract: A semiconductor memory structure based on gate oxide break down is constructed in a deep N-well. Thus, the electrical field over the programmable element during the transient procedure of gate oxide break down can be controlled to achieve the best memory programming results. The conductivity of the programmed memory cell is increased greatly and conductivity variation between the memory cells is reduced. This is achieved by adding a body bias during the programming process. The body here refers to a P-well formed within the deep N-Well. Furthermore, the read voltage offset is reduced greatly with this new memory configuration. These improved programming results will allow faster read speed and lower read voltage. This new structure also reduces current leakage from a memory array during programming.
    Type: Grant
    Filed: January 24, 2007
    Date of Patent: December 30, 2008
    Assignee: Kilopass Technology, Inc.
    Inventors: Harry Shengwen Luan, Zhongshang Liu
  • Patent number: 7277348
    Abstract: Memory cells including an SRAM and an OTP memory unit that combine the advantages of both technologies and can be fabricated by standard CMOS manufacturing without additional masking. The concepts and details may be applied to and utilized in other systems requiring memory and/or employing other fabrication technologies. Among other advantages, the SRAM part of memory cells allows countless programming of the cell, which is useful, for example, during the prototyping. The OTP part is utilized to permanently program the memory cell by either using external data or the data already existing in the SRAM part of the cell. The value held by the OTP unit may also be written directly into the SRAM part of the cell.
    Type: Grant
    Filed: February 17, 2006
    Date of Patent: October 2, 2007
    Assignee: KLP International, Ltd.
    Inventors: Jack Zezhong Peng, David Fong, Harry Shengwen Luan, Jianguo Wang, Zhongshang Liu
  • Publication number: 20070133334
    Abstract: Memory cells comprising an SRAM and an OTP memory unit are disclosed that combine the advantages of both technologies and can be fabricated by standard CMOS manufacturing without additional masking. Disclosed concepts and details may be applied to and utilized in other systems requiring memory and/or employing other fabrication technologies. Among other advantages, the SRAM part of disclosed memory cells allows countless programming of the cell, which is useful, for example, during the prototyping. The OTP part is utilized to permanently program the memory cell by either using external data or the data already existing in the SRAM part of the cell. The value held by the OTP unit may also be written directly into the SRAM part of the cell.
    Type: Application
    Filed: February 17, 2006
    Publication date: June 14, 2007
    Inventors: Jack Peng, David Fong, Harry Luan, Jianguo Wang, Zhongshang Liu
  • Patent number: 7173851
    Abstract: A programmable memory cell formed useful in a memory array having column bitlines and row wordlines. The memory cell including a breakdown transistor having its gate connected to a program wordline and a write transistor connected in series at a sense node to said breakdown transistor. The gate of the write transistor is connected to a write wordline. Further, a first sense transistor has its gate connected to the sense node. A second sense transistor is connected in series to the first sense transistor and has its gate connected to a read wordline. The second sense transistor has its source connected to a column bitline.
    Type: Grant
    Filed: October 18, 2005
    Date of Patent: February 6, 2007
    Assignee: Kilopass Technology, Inc.
    Inventors: John M. Callahan, Hemanshu T. Vernenker, Michael D. Fliesler, Glen Arnold Rosendale, Harry Shengwen Luan, Zhongshang Liu
  • Patent number: 7064973
    Abstract: A cell that can be used as a dynamic memory cell for storing data used in programming a field programmable gate array (FPGA) is disclosed. The cell comprises a select transistor having a gate, a source, and a drain, the gate connected to said write bitline, the source connected to a floating point node, and the drain connected to a row wordline. A sense device determines the data stored on the floating point node. Finally, switch that is controlled by the floating point node is provided.
    Type: Grant
    Filed: May 28, 2004
    Date of Patent: June 20, 2006
    Assignee: KLP International, Ltd.
    Inventors: Jack Zezhong Peng, Zhongshang Liu, David Fong, Fei Ye
  • Publication number: 20050169040
    Abstract: A cell that can be used as a dynamic memory cell for storing data used in programming a field programmable gate array (FPGA) is disclosed. The cell comprises a select transistor having a gate, a source, and a drain, the gate connected to said write bitline, the source connected to a floating point node, and the drain connected to a row wordline. A sense device determines the data stored on the floating point node. Finally, switch that is controlled by the floating point node is provided.
    Type: Application
    Filed: May 28, 2004
    Publication date: August 4, 2005
    Inventors: Jack Peng, Zhongshang Liu, David Fong, Fei Ye