Patents by Inventor Zong-Cheng WU

Zong-Cheng WU has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 10931436
    Abstract: A detector circuit incudes a calculator circuit and a comparator circuit. The calculator circuit is configured to generate a plurality of first calculation values according to a plurality of first calculation symbols of a Pseudo-Noise Sequence and a plurality of second calculation symbols of a received signal, and generate a second calculation value according to the first calculation values. If a sign of a symbol of the Pseudo-Noise Sequence is the same to a sign of an adjacent symbol, the symbol is one of the first calculation symbols, and the second calculation symbols are corresponding to the first calculation symbols respectively. The comparator circuit is configured to generate a comparison result according to the second calculation value and a threshold value. The comparison result is configured for determining whether the detector circuit correctly receives the Pseudo-Noise Sequence.
    Type: Grant
    Filed: February 10, 2020
    Date of Patent: February 23, 2021
    Assignee: REALTEK SEMICONDUCTOR CORPORATION
    Inventors: Shun-Sheng Wang, Ta-Chin Tseng, Tseng-Kuei Lin, Zong-Cheng Wu
  • Publication number: 20210050847
    Abstract: A detector circuit includes a calculator circuit and a comparator circuit. The calculator circuit is configured to generate a plurality of first calculation values according to a plurality of first calculation symbols of a Pseudo-Noise Sequence and a plurality of second calculation symbols of a received signal, and generate a second calculation value according to the first calculation values. If a sign of a symbol of the Pseudo-Noise Sequence is the same to a sign of an adjacent symbol, the symbol is one of the first calculation symbols, and the second calculation symbols are corresponding to the first calculation symbols respectively. The comparator circuit is configured to generate a comparison result according to the second calculation value and a threshold value. The comparison result is configured for determining whether the detector circuit correctly receives the Pseudo-Noise Sequence.
    Type: Application
    Filed: February 10, 2020
    Publication date: February 18, 2021
    Inventors: Shun-Sheng Wang, Ta-Chin Tseng, Tseng-Kuei Lin, Zong-Cheng Wu
  • Publication number: 20100153819
    Abstract: A decoding method for LDPC code includes steps of obtaining a set of parity-check matrices of a set of block codes; obtaining an identical parity-check matrix from the set of parity-check matrices; dividing the identical parity-check matrix into an odd identical parity-check matrix and an even identical parity-check matrix, wherein the odd identical parity-check matrix being composed of odd rows of the identical parity-check matrix, and the even identical parity-check matrix being composed of even rows of the identical parity-check matrix; and decoding the set of block codes basing on the odd identical parity-check matrix and the even identical parity-check matrix.
    Type: Application
    Filed: December 12, 2008
    Publication date: June 17, 2010
    Inventors: Yeong-Luh UENG, Chung-Jay Yang, Zong-Cheng WU