DIE LOCATION ON UNGROUNDED WAFER FOR BACK-SIDE EMISSION MICROSCOPY

A method for performing backside Photon Emission Microscopy (PEM) on wafer-level failure analysis. The method provides that a die is located by applying reversed-biased voltage to the wafer and the backside of the wafer is thereafter observed. The die of interest will illuminate brightly, because of the electron-hole recombination from the reverse-biased protection diode. Such a method is easy to perform and provides a low cost and time-saving way to accurately identify a die and acquire emission.

Skip to: Description  ·  Claims  · Patent History  ·  Patent History
Description
BACKGROUND

[0001] The present invention generally relates to methods of using an Infrared Emission Microscope (IREM) to analyze a die and specifically backside Photon Emissions Microscopy (backside PEM). The present invention more specifically relates to a new application of using an Infrared Emission Microscope (IREM) to perform wafer-level backside analysis.

[0002] Infrared Emission Microscopes (IREMs) have been used in the semiconductor industry to locate hot carrier emission and thermal emission sites in CMOS ICs (integrated circuits). They monitor visible and near-infrared photon emissions from ICs where they are powered up or exercised, for the purpose of locating and characterizing defects. The photons emitted from transistors, pn-junctions and other photon-generating structures are collected during analysis.

[0003] There are two major types of Photon Emission Microscopy (PEM): Frontside Photon Emission Microscopy that detects photon emerging from frontside of a die, and Backside Photon Emission Microscopy that detects photons passing through the silicon substrate and emerging from the backside of a die. With the ever-increasing number and density of metal layers in today's process technology, Frontside Photon Emission Microscopy as a fault location technique is being used less and less. Silicon allows the transmission of photons with energies less than its indirect bandgap energy (1.12 eV∝1.107 &mgr;m wavelength for undoped silicon). By thinning heavily doped silicon substrates, and taking advantage of Silicon's transparency to certain &lgr;, backside Photon Emission Microscopy is possible.

[0004] At the die level, backside Photon Emission Microscopy (PEM) is a straightforward procedure of biasing the device and collecting photons. At wafer-level, this task becomes complicated because there are the various dice on the reticle field and the numerous reticle fields on the wafer, and it is difficult to tell which die is the DUT (device under test) from the backside. A new method for die location must be provided before wafer-level Backside PEM can be performed. An aspect of the present invention provides such a method.

OBJECTS AND SUMMARY

[0005] A general object of an embodiment of the present invention is to provide a method for performing backside Photon Emission Microscopy (PEM) on wafer-level failure analysis.

[0006] Briefly, and in accordance with at least one of the foregoing objects, an embodiment of the present invention provides a method for performing backside Photon Emission Microscopy (PEM) on wafer-level failure analysis, where the method provides that a die is located by applying reversed-biased voltage to the wafer and the backside of the wafer is observed. The die of interest will illuminate brightly, because of the electron-hole recombination from the reverse-biased protection diode. Such a method is easy to perform and provides a low cost and time-saving way to accurately identify a die and acquire emission.

BRIEF DESCRIPTION OF THE DRAWINGS

[0007] The organization and manner of the structure and operation of the invention, together with further objects and advantages thereof, may best be understood by reference to the following description, taken in connection with the accompanying drawing, wherein FIG. 1 is a flow chart illustrating a method for performing backside Photon Emission Microscopy (PEM) on wafer-level failure analysis, where the method is in accordance with an embodiment of the present invention.

DESCRIPTION

[0008] While the invention may be susceptible to embodiment in different forms, there is shown in the drawings, and herein will be described in detail, a specific embodiment with the understanding that the present disclosure is to be considered an exemplification of the principles of the invention, and is not intended to limit the invention to that as illustrated and described herein.

[0009] As discussed above, at the die level, PEM is a straightforward task of biasing the device and collecting photons. But at wafer-level, this task is complicated because of the various dice on the reticle field, and the number of reticle fields on the wafer itself. To locate the die in a wafer before wafer-level Backside PEM can be performed is critical. An embodiment of the present invention provides a method for performing backside Photon Emission Microscopy (PEM) on wafer-level failure analysis, where the die is located by applying reversed-biased voltage to the wafer and then the wafer is observed. The die of interest will illuminate brightly, because of the electron-hole recombination from the reverse-biased protection diode.

[0010] FIG. 1 illustrates the method in more detail. As shown, first a failing die is identified from the datalog of wafer sort. Then, the wafer is placed on the IREM stage for backside Photon Emission Microscopy (PEM) analysis. Then, a portable optical microscope is placed on the IREM stage. Then, mechanical probes are placed on the Vdd-Vss probe pads, and the wafer is powered up by reverse-biased voltage. The die of interest should illuminate brightly, because of the electron-hole recombination from the reverse-biased protection diode. Once the die is found, the DUT (i.e., the die of interest) is powered up by forward-biased voltage and the current appropriate to the device technology is clamped. Then, photon emission acquisition is performed, such as for 20 seconds. If no emission is observed, the biased voltage is increased, or the biased direction is changed, and photon emission acquisition is re-tried.

[0011] Such a method of performing backside Photon Emission Microscopy (PEM) on wafer-level failure analysis is easy to perform and provides a low cost and time-saving way to accurately identify a die and acquire photon emission.

[0012] While an embodiment of the present invention is shown and described, it is envisioned that those skilled in the art may devise various modifications of the present invention without departing from the spirit and scope of the appended claims.

Claims

1. A method for performing backside Photon Emission Microscopy (PEM) on a wafer, said method comprising applying reversed-biased voltage to the wafer; and observing the wafer to identify a die on the wafer which illuminates as a result of the reversed-biased voltage being applied.

2. A method as recited in claim 1, further comprising identifying a failing die from a datalog of wafer sort.

3. A method as recited in claim 1, further comprising placing the wafer on an IREM stage and placing a portable optical microscope on the IREM stage.

4. A method as recited in claim 1, further comprising placing mechanical probes on Vdd-Vss probe pads on the wafer.

5. A method as recited in claim 4, further comprising powering up the die by forward-biased voltage and clamping appropriate current.

6. A method as recited in claim 4, further comprising powering up the die by forward-biased voltage and acquiring photon emission.

7. A method as recited in claim 6, further comprising increasing the biased voltage and re-acquiring photon emission.

8. A method as recited in claim 6, further comprising changing the biased direction and re-acquiring photon emission.

9. A method for performing backside Photon Emission Microscopy (PEM) on a wafer, said method comprising identifying a failing die from a datalog of wafer sort, placing the wafer on an IREM stage, placing a portable optical microscope on the IREM stage, placing mechanical probes on Vdd-Vss probe pads on the wafer, powering up the wafer by applying reversed-biased voltage to the wafer, and observing the wafer to identify a die on the wafer which illuminates as a result of the reversed-biased voltage being applied.

10. A method as recited in claim 9, further comprising powering up the die by forward-biased voltage and clamping appropriate current, and acquiring photon emission.

11. A method as recited in claim 10, further comprising increasing the biased voltage and re-acquiring photon emission.

12. A method as recited in claim 10, further comprising changing the biased direction and re-acquiring photon emission.

Patent History
Publication number: 20040085083
Type: Application
Filed: Nov 6, 2002
Publication Date: May 6, 2004
Inventors: Kevan Tan (San Jose, CA), Steve Hsiung (Fremont, CA), Joe Luo (Cupertino, CA)
Application Number: 10289074
Classifications
Current U.S. Class: 324/765
International Classification: G01R031/26;