DEVICE, SYSTEM AND METHOD FOR REDUCING POWER IN A MEMORY DEVICE DURING STANDBY MODES
A memory device responsive to standby mode commands for reducing internal operational power on a memory device is disclosed. The memory device includes a circuit for reducing power during a standby mode with the circuit including a reference with at least first and second reference signals. The circuit also includes a switching device for switching between the first and second reference signals in response to the standby mode command and further controls an internal operational power regulator to adjust between normal and low-power outputs for further reducing the power to portions of the memory device.
1. Field of the Invention
The present invention relates generally to integrated circuits and, more specifically, to reducing power usage in dynamic random access memory devices during standby periods.
2. State of the Art
Portable electronic devices require data storage, such as a memory device, for providing large storage capacity and low power consumption. To reduce power consumption and extend available power supplies, such as batteries, the memory device typically operates in a low-power mode when stored data is not being accessed. In the low-power mode, supply voltages within the memory device is typically reduced to lower the power consumption of the components. While the supply voltages are varied to reduce power consumption in the low-power mode, data stored within the memory devices must be retained.
In typical electronic devices, large storage capacities are generally desirable. Accordingly, dynamic random access memory (DRAM), which has a relatively large storage capacity over other types of memories, is frequently utilized. In a DRAM, the data is “dynamic” because the data stored within the memory cells of the memory device must be periodically recharged or “refreshed” to maintain an adequate charge to signify a specific data bit state. By way of example, a conventional DRAM device includes a plurality of memory cells arranged in rows and columns with each memory cell further including an access transistor and a storage capacitor connected in series between a digital line and a reference voltage generally equivalent to VCC/2.
The data stored in the memory cell in the form of voltage across the capacitor must be periodically refreshed. Generally, once the data is stored in the form of a voltage across the capacitor and the access transistor is deactivated, leakage currents result in this stored voltage which change over time and, if not refreshed, may result in a different binary state of data being stored in the memory cell. Those of ordinary skill in the art appreciate that in a conventional DRAM memory cell, the storage capacitor is recharged each time the memory cell is read as the reading operation refreshes or recharges the memory cell to an adequate voltage level to retain the corresponding logic information stored therein.
It should be appreciated that since the charge stored within the storage capacitor depletes, the refreshing operation must be performed at a specified rate in order to retain the logic stored within the memory cells. The rate at which the data stored in the memory cells must be periodically refreshed is known as the “refresh rate” of the memory cells and is a function of a number of different parameters including the operating temperature of the DRAM, the number of rows of memory cells in the array and the value of the supply voltage VCC applied to the DRAM, to name a few. As the supply voltage VCC decreases, the refresh rate increases due, for example, to a reduced voltage being stored across the storage capacitors and the need to refresh this voltage more frequently to ensure the stored voltage does not decay to an insufficient level due to the leakage currents. The refresh rate also must increase as the supply voltage VCC decreases to minimize the possibility of restoring incorrect data into the memory cell.
Where the memory cell is contained in a DRAM, a memory controller typically reads data from the desired memory cells in response to requests from a microprocessor or other control unit causing each accessed memory cell to be automatically refreshed as described. However, the data stored in all the memory cells must be periodically refreshed and, as a result, a periodic refresh command to the DRAM containing the memory cells must be issued thereby causing the control circuitry to access each memory cell. Even when the memory controller is not accessing the DRAM, the memory cells must still be periodically refreshed. To refresh the memory cells under such conditions, the memory controller issues a self-refresh command to the DRAM placing the DRAM in a self-refresh mode of operation during which circuitry internal to the DRAM periodically refreshes the memory cells.
The issuance of a self-refresh command to a DRAM by a microprocessor, for example, signifies that the microprocessor or other controlling circuitry is preoccupied with other functionality and is not in need of imminent data from the DRAM.
While some progress has been made at reducing power consumed by a DRAM when in various standby-like modes, additional improvements are highly desirable. Therefore, there is a need for an improved approach for further minimizing the power consumed by a DRAM.
BRIEF SUMMARY OF THE INVENTIONThe present invention is directed, in exemplary embodiments, to a device and system for reducing power in a DRAM during standby modes. In one embodiment, a circuit for reducing power during a standby mode of a memory device is provided. The device includes a reference including at least first and second reference signals, a switching device and a first regulator. The switching device includes at least first and second switching inputs respectively coupled to the at least first and second reference signals and a switching output configured to toggle from outputting the first reference signal to outputting the second reference signal during a standby mode. The first regulator is coupled and responsive to the switching output of the switching device and the first regulator is configured to output a first internal operational power derived from an external operational power as regulated by one of the first and second reference signals.
In another exemplary embodiment of the present invention, a memory device is provided. The memory device comprises a memory array including at least one memory cell configured to be periodically refreshed, control logic coupled to the memory array and responsive to mode commands from a memory controller and a circuit for reducing power during a standby mode of the mode commands. The circuit includes a reference having at least first and second reference signals, a switching device and a first regulator. The switching device includes at least first and second switching inputs respectively coupled to the at least first and second reference signals and a switching output configured to toggle between outputting the first reference signal to outputting the second reference signal during a standby mode. The first regulator is coupled and responsive to the switching output of the switching device and the first regulator is configured to output a first internal operational power derived from an external operational power as regulated by one of the first and second reference signals.
In yet another embodiment, an electronic system including an input device, an output device, a memory device, and a processor device coupled to the input, output, and a memory device is provided. The memory device includes a memory array having at least one memory cell configured to be periodically refreshed, control logic coupled to the memory array and responsive to mode commands from a memory controller and a circuit for reducing power during a standby mode of the mode commands. The control logic includes a reference including at least first and second reference signals, a switching device and a first regulator. The switching device including at least first and second switching inputs respectively coupled to the at least first and second reference signals and a switching output configured to toggle between outputting the first reference signal to outputting the second reference signal during a standby mode. The first regulator coupled and responsive to the switching output of the switching device, the first regulator configured to output a first internal operational power derived from an external operational power as regulated by one of the first and second reference signals.
In yet a further embodiment of the present invention, an integrated circuit die is provided. The die includes a memory array having at least one memory cell configured to be periodically refreshed and control logic coupled to the memory array and responsive to mode commands from a memory controller. The die further includes a circuit for reducing power during a standby mode of the mode commands. The circuit includes a reference with at least first and second reference signals and a switching device including at least first and second switching inputs respectively coupled to the at least first and second reference signals and a switching output configured to toggle between outputting the first reference signal to outputting the second reference signal during a standby mode. The circuit further includes a first regulator coupled and responsive to the switching output of the switching device, the first regulator configured to output a first internal operational power derived from an external operational power as regulated by one of the first and second reference signals.
In another embodiment of the present invention, a semiconductor wafer is provided. The wafer includes an integrated circuit with a memory array including at least one memory cell configured to be periodically refreshed, control logic coupled to the memory array and responsive to mode commands from a memory controller and a circuit for reducing power during a standby mode of the mode commands. The circuit includes a reference, switching device and a first regulator.
In yet a further embodiment of the present invention, a method for reducing power during a standby mode of a memory device is provided. The method includes switching from a higher reference signal to a lower reference signal as an output reference signal during a standby mode of a memory device and regulating a first lower internal operation power from an external operational power in response to the output reference signal during the standby mode. The first lower internal operational power is configured to operate at least a first portion of the memory device during a duration of the standby mode.
BRIEF DESCRIPTION OF THE SEVERAL VIEWS OF THE DRAWINGSIn the drawings, which illustrate what is currently considered to be the best mode for carrying out the invention:
In an attempt to further reduce power consumption by a DRAM, internal circuitry is responsive to standby-like commands such as self-refresh and power-down commands and lowers or suspends operation of power consuming portions of the DRAM. For example, if the microprocessor or other controlling circuitry is not in need of imminent data from the DRAM, then functionality such as input/output buffers are temporarily unnecessary and the power supply thereto may be reduced or entirely removed for the duration of the self-refresh mode. Other memory device components may be reduced in power by lowering their operational voltages while remaining within their operational specifications.
Before describing the power reduction circuit 206 in more detail, the various components of the memory device 204 will first be described. The memory controller 202 applies row, column, and bank addresses to an address register 208 over an address bus ADDR. Typically, a row address RA and a bank address BA are initially received by the address register 208 and applied to a row address multiplexer 208 and bank control logic circuit 210, respectively. The row address multiplexer 208 applies either the row address RA received from the address register 208 or a refresh row address RFRA received from the self-refresh counter 246 to a plurality of row address latch and decoder circuits 214A-D. The bank control logic 212 activates the row address latch and decoder circuit 214A-D corresponding to either the received bank address BA or a refresh bank address RFBA from the self-refresh counter 246, and the activated row address latch and decoder circuit latches and decodes the received row address. In response to the decoded row address, the activated row address latch and decoder 214A-D applies various signals to a corresponding memory bank or array 216A-D to activate a row of memory cells corresponding to the decoded row address. The data in the memory cells in the accessed row is stored in sense amplifiers coupled to the array 216A-D, which also-refreshes the accessed memory cells as previously described. The row address multiplexer 210 applies the refresh row address RFRA to the row address latch and decoders 214A-D and the bank control logic circuit 212 uses the refresh bank address RFBA when the memory device 204 operates in an auto-refresh or self-refresh mode of operation in response to the controller 202 applying an auto- or self-refresh command to the memory device 204.
After the address register 208 via memory controller 202 has applied the row and bank addresses RA, BA, the memory controller applies a column address CA on the address bus ADDR. The address register 208 provides the column address CA to a column address counter and latch circuit 218 which, in turn, latches the column address and applies the latched column address to a plurality of column decoders 220A-D. The bank control logic 212 activates the column decoder 220A-D corresponding to the received bank address BA, and the activated column decoder decodes the column address CA from the counter and latch circuit 218. Depending on the operating mode of the memory device 204, the counter and latch circuit 218 either directly applies the latched column address to the decoders 220A-D, or applies a sequence of column addresses to the decoders starting at the column address CA provided by the address register 208. In response to the column address from the counter and latch circuit 218, the activated column decoder 222A-D applies decode and control signals to an I/O gating and data masking circuit 222 which, in turn, accesses memory cells corresponding to the decoded column address in the activated row of memory cells in the array 216A-D being accessed.
During data read operations, data being read from the activated array 216A-D is coupled through the I/O gating and data masking circuit 222 to a read latch 224. The circuit 222 supplies N bits of data to the read latch 224, which then applies two N/2 bit words to a multiplexer 226. In a specific embodiment, the circuit 222 may provide 64 bits to the read latch 224 which, in turn, provides two 32 bits words to the multiplexer 226. A data driver circuit 228 sequentially receives the N/2 bit words from the multiplexer 226 and also receives a data strobe signal DQS from a strobe signal generator 230 and a delayed clock signal CLKDEL from a delay-locked loop (DLL) circuit 232. The DQS signal has the same frequency as the CLK, CLK* signals, and is used by the controller 202 in latching data from the memory device 204 during read operations. In response to the delayed clock signal CLKDEL, the data driver circuit 228 sequentially outputs the received N/2 bit words as corresponding data words DQ that are in synchronism with rising and falling edges of the CLK signal, respectively, and also outputs the data strobe signal DQS having rising and falling edges in synchronism with rising and falling edges of the CLK signal, respectively. Each data word DQ and the data strobe signal DQS collectively define a data bus DATA coupled to the controller 202 which, during read operations, latches the each N/2 bit DQ word on the DATA bus responsive to the data strobe signal DQS. As will be appreciated by those of ordinary skill in the art, the CLKDEL signal is a delayed version of the CLK signal, and the DLL circuit 232 adjusts the delay of the CLKDEL signal relative to the CLK signal to ensure that the DQS signal and the DQ words are placed on the DATA bus in synchronism with the CLK signal. The DATA bus also includes masking signals DQM0-X, which will be described in more detail below with reference to data write operations.
During data write operations, the memory controller 202 applies N/2 bit data words DQ, the strobe signal DQS, and corresponding data masking signals DM0-X on the data bus DATA. A data receiver circuit 234 receives each DQ word and the associated DM0-X signals, and applies these to an input register 236 that is clocked by the DQS signal. In response to a rising edge of the DQS signal, the input register 236 latches a first N/2 bit DQ word and the associated DM0-X signals, and in response to a falling edge of the DQS signal the input register latches the corresponding N/2 bit DQ word and associated DM0-X signals. The input register 236 provides the two latched N/2 bit DQ words as an N-bit word to a write FIFO and driver circuit 238, which clocks the applied DQ word and DM0-X signals into the write FIFO and driver circuit in response to the DQS signal. The DQ word is clocked out of the write FIFO and driver circuit 238 in response to the CLK signal, and is applied to the I/O gating and masking circuit 222. The I/O gating and masking circuit 222 transfers the DQ word to the accessed memory cells in the activated array 216A-D subject to the DM0-X signals, which may be used to selectively mask bits or groups of bits in the DQ words (i.e., in the write data) being written to the accessed memory cells.
A control logic and command decoder circuit 240 receives a plurality of command and clocking signals from the memory controller 202 over a control bus CONT, and generates a plurality of control and timing signals to control the components 206-238 during operation of the memory device 204. The command signals include a chip select signal CS*, a write enable signal WE*, a column address strobe signal CAS*, and a row address strobe signal RAS*, while the clocking signals include a clock enable signal CKE* and complementary clock signals CLK, CLK*, with the “*” designating a signal as being active low. The memory controller 202 drives the command signals CS*, WE*, CAS*, and RAS* to values corresponding to a particular command, such as a read, write, auto-refresh, and standby-like commands such as self-refresh and power-down commands. In response to the clock signals CLK, CLK*, the command decoder circuit 240 latches and decodes an applied command, and generates a sequence of control signals, including power reduction control signal 300, that control various components in the memory device to execute the function of the applied command. The clock enable signal CKE enables clocking of the command decoder circuit 240 by the clock signals CLK, CLK*. The command decoder circuit 240 latches command and address signals at positive edges of the CLK, CLK* signals (i.e., the crossing point of CLK going high and CLK* going low), while the input registers 236 and data drivers 228 transfer data into and from, respectively, the memory device 204 in response to both edges of the data strobe signal DQS- and thus at double the frequency of the strobe signal and clock signals CLK, CLK*. For this reason the memory device 204 is referred to as a double-data-rate device, with data being transferred to and from the device at double the rate of a conventional SDRAM, which transfers data at a rate corresponding to the frequency of the applied clock signal. The detailed operation of the control logic of the command decoder circuit 240 in generating the control and timing signals is conventional, and thus, for the sake of brevity, will not be described in more detail.
As previously mentioned, in battery-powered electronic devices it is desirable to place the memory device 204 in a standby or low-power mode of operation when the memory controller 202 is not accessing data stored in the memory device. In the memory device 204, exemplary low-power or standby modes include self-refresh and power-down modes. To place the memory device 204 in a self-refresh mode of operation, the memory controller 202 applies a self-refresh command to the memory device. In response to the self-refresh command, the command decoder circuit 240 applies control signals to the row address multiplexer 210 and the bank control logic circuit 212 that cause the circuits to utilize the refresh row address RFRA and refresh bank address RFBA from the refresh counter 246 to sequentially access each row of memory cells in the memory array 216A-D to thereby refresh the memory cells. The refresh counter 246 controls the refresh rate at which the memory cells in the arrays 216A-D0. The command decoder circuit 240 applies control signals 300 to power reduction circuit 206 which further reduces power levels within active portions of the memory device 204 by regulating an internal operational power VCCR 302 to portions of the circuitry to a lower voltage level. In other embodiments, other operational powers, an example of which is illustrated as VCCDLL 304, may also be separately regulated to lower operational power levels to isolated components, such as DLL 232, during standby-like modes. The operation of the power reduction circuit 206 during the standby-like modes along with the structure of the power reduction circuit will now be described in more detail.
The power reduction circuit 206′ further includes a switching or routing device for selecting between the first reference signal 308 and the second reference signal 310. By way of example and not limitation, a switching device is illustrated as a multiplexer 312 having inputs for coupling with at least the first and second reference signals 308, 310, an output for multiplexing one of the inputs therethrough and one or more control inputs for coupling with the power reduction control signals 300 (
As shown in
As shown in
While the invention may be susceptible to various modifications and alternative forms, specific embodiments have been shown by way of example in the drawings and have been described in detail herein. However, it should be understood that the invention is not intended to be limited to the particular forms disclosed. Rather, the invention includes all modifications, equivalents, and alternatives falling within the spirit and scope of the invention as defined by the following appended claims.
Claims
1. A circuit for reducing power during a standby mode of a memory device, comprising:
- a reference including at least first and second reference signals;
- a switching device including at least first and second switching inputs respectively coupled to the at least first and second reference signals and a switching output configured to toggle from outputting the first reference signal to outputting the second reference signal during a standby mode; and
- a first regulator coupled and responsive to the switching output of the switching device, the first regulator configured to output a first internal operational power derived from an external operational power as regulated by one of the first and second reference signals.
2. The circuit of claim 1, wherein the reference is a voltage divider including at least first and second taps corresponding to the at least first and second reference signals.
3. The circuit of claim 1, wherein the switching device comprises a multiplexer including the at least first and second switching inputs, the switching output and control inputs responsive to the standby mode.
4. The circuit of claim 1, further comprising a second regulator coupled and responsive to at least one of the first and second reference signals, the second regulator configured to output a second internal operational power isolated from the first internal operational power.
5. The circuit of claim 4, wherein the second regulator is coupled and responsive to the first reference signal.
6. The circuit of claim 4, wherein the second regulator is coupled and responsive to the switching output.
7. The circuit of claim 1, wherein the standby mode is a self-refresh mode of memory cells within a dual data rate memory device.
8. The circuit of claim 1, wherein the standby mode is a power-down mode of memory cells within a dual data rate memory device.
9. The circuit of claim 1, wherein the first reference signal corresponds to a regulation of the first internal operational power to approximately 2.0 volts.
10. The circuit of claim 9, wherein the second reference signal corresponds to a regulation of the first internal operational power to approximately 1.5 volts.
11. A memory device comprising:
- a memory array including at least one memory cell configured to be periodically refreshed;
- control logic coupled to the memory array and responsive to mode commands from a memory controller;
- a circuit for reducing power during a standby mode of the mode commands, including: a reference including at least first and second reference signals; a switching device including at least first and second switching inputs respectively coupled to the at least first and second reference signals and a switching output configured to toggle from outputting the first reference signal to outputting the second reference signal during the standby mode; and a first regulator coupled and responsive to the switching output of the switching device, the first regulator configured to output a first internal operational power derived from an external operational power as regulated by one of the first and second reference signals.
12. The memory device of claim 11, wherein the reference is a voltage divider including at least first and second taps corresponding to the at least first and second reference signals.
13. The memory device of claim 11, wherein the switching device comprises a multiplexer including the at least first and second switching inputs, the switching output and control inputs responsive to the standby mode.
14. The memory device of claim 11, further comprising a second regulator coupled and responsive to at least one of the first and second reference signals, the second regulator configured to output a second internal operational power isolated from the first internal operational power.
15. The memory device of claim 14, wherein the second regulator is coupled and responsive to the first reference signal.
16. The memory device of claim 14, wherein the second regulator is coupled and responsive to the switching output.
17. The memory device of claim 11, wherein the standby mode is a self-refresh mode of memory cells within a dual data rate memory device.
18. The memory device of claim 11, wherein the standby mode is a power-down mode of memory cells within a dual data rate memory device.
19. The memory device of claim 11, wherein the first reference signal corresponds to a regulation of the first internal operational power to approximately 2.0 volts.
20. The memory device of claim 19, wherein the second reference signal corresponds to a regulation of the first internal operational power to approximately 1.5 volts.
21. An electronic system including an input device, an output device, a memory device, and a processor device coupled to the input, output, and memory devices, the memory device comprising:
- a memory array including at least one memory cell configured to be periodically refreshed;
- control logic coupled to the memory array and responsive to mode commands from a memory controller;
- a circuit for reducing power during a standby mode of the mode commands, including: a reference including at least first and second reference signals; a switching device including at least first and second switching inputs respectively coupled to the at least first and second reference signals and a switching output configured to toggle from outputting the first reference signal to outputting the second reference signal during the standby mode; and a first regulator coupled and responsive to the switching output of the switching device, the first regulator configured to output a first internal operational power derived from an external operational power as regulated by one of the first and second reference signals.
22. The electronic system of claim 21, wherein the reference is a voltage divider including at least first and second taps corresponding to the at least first and second reference signals.
23. The electronic system of claim 21, wherein the switching device comprises a multiplexer including the at least first and second switching inputs, the switching output and control inputs responsive to the standby mode.
24. The electronic system of claim 21, further comprising a second regulator coupled and responsive to at least one of the first and second reference signals, the second regulator configured to output a second internal operational power isolated from the first internal operational power.
25. The electronic system of claim 24, wherein the second regulator is coupled and responsive to the first reference signal.
26. The electronic system of claim 24, wherein the second regulator is coupled and responsive to the switching output.
27. The electronic system of claim 21, wherein the standby mode is a self-refresh mode of memory cells within a dual data rate memory device.
28. The electronic system of claim 21, wherein the standby mode is a power-down mode of memory cells within a dual data rate memory device.
29. The electronic system of claim 21, wherein the first reference signal corresponds to a regulation of the first internal operational power to approximately 2.0 volts.
30. The electronic system of claim 29, wherein the second reference signal corresponds to a regulation of the first internal operational power to approximately 1.5 volts.
31. An integrated circuit die comprising:
- a memory array including at least one memory cell configured to be periodically refreshed;
- control logic coupled to the memory array and responsive to mode commands from a memory controller;
- a circuit for reducing power during a standby mode of the mode commands, including: a reference including at least first and second reference signals; a switching device including at least first and second switching inputs respectively coupled to the at least first and second reference signals and a switching output configured to toggle from outputting the first reference signal to outputting the second reference signal during the standby mode; and a first regulator coupled and responsive to the switching output of the switching device, the first regulator configured to output a first internal operational power derived from an external operational power as regulated by one of the first and second reference signals.
32. The integrated circuit die of claim 31, wherein the reference is a voltage divider including at least first and second taps corresponding to the at least first and second reference signals.
33. The integrated circuit die of claim 31, wherein the switching device comprises a multiplexer including the at least first and second switching inputs, the switching output and control inputs responsive to the standby mode.
34. The integrated circuit die of claim 31, further comprising a second regulator coupled and responsive to at least one of the first and second reference signals, the second regulator configured to output a second internal operational power isolated from the first internal operational power.
35. A semiconductor wafer including an integrated circuit comprising:
- a memory array including at least one memory cell configured to be periodically refreshed;
- control logic coupled to the memory array and responsive to mode commands from a memory controller;
- a circuit for reducing power during a standby mode of the mode commands, including: a reference including at least first and second reference signals; a switching device including at least first and second switching inputs respectively coupled to the at least first and second reference signals and a switching output configured to toggle from outputting the first reference signal to outputting the second reference signal during the standby mode; and a first regulator coupled and responsive to the switching output of the switching device, the first regulator configured to output a first internal operational power derived from an external operational power as regulated by one of the first and second reference signals.
36. A method for reducing power during a standby mode of a memory device, comprising:
- switching from a higher reference signal to a lower reference signal as an output reference signal during a standby mode of a memory device; and
- regulating a first lower internal operational power from an external operational power in response to the output reference signal during the standby mode, the first lower internal operational power for operating at least a first portion of the memory device during a duration of the standby mode.
37. The method of claim 36, wherein switching comprises multiplexing between the higher reference signal and the lower reference signal in response to the standby mode.
38. The method of claim 36, further comprising further regulating a second lower internal operational power from an external operational power in response to the output reference signal during the standby mode, the second lower internal operational power for operating at least a second portion of the memory device during a duration of the standby mode.
Type: Application
Filed: Nov 14, 2003
Publication Date: May 19, 2005
Inventor: Aaron Schoenfeld (Boise, ID)
Application Number: 10/713,520