Manufacturing process of thin film transistor liquid crystal display
A process for manufacturing a thin film transistor liquid crystal display (TFT-LCD) is disclosed. The process can reduce the number of the mask used in the photolithography process to three masks, form a capacitor during the manufacturing process simultaneously, and enhance the transmission rate of the TFT-LCD. Because the pixel electrodes are formed directly on the substrate, without forming an insulator layer in the pixel area, the transmission can be enhanced. The manufacturing process also provides a protective circuit for avoiding electrostatic discharge damage, and a passivation layer to protect the capacitor, the gate line, and the signal line.
Latest Patents:
This patent application is a continuation application of U.S. Ser. No. 10/338,421, filed on Jan. 7, 2003, which is a divisional application of U.S. Ser. No. 09/976,771, filed on Oct. 12, 2001, which claims priority to Taiwanese Application No. 89121295, filed on Oct. 12, 2000.
BACKGROUND OF THE INVENTION1. Field of the Invention
The present invention relates in general to a manufacturing process of a thin film transistor liquid crystal display (TFT-LCD). In particular, the present invention relates to a TFT-LCD manufacturing process using three photolithography process masks.
2. Description of the Related Art
A liquid crystal display (LCD) employing a thin film transistor (TFT) as an active device provides advantages of low power consumption, thin profile, light weight and low driving voltage. However, the TFT process consists of multiple masks in multiple photolithography processes, usually more than seven masks, thereby encountering the problems of poor yield and high cost. In order to improve the problems, reducing the steps of the photolithography process becomes an important issue.
U.S. Pat. No. 5,478,766 discloses a process for forming of a TFT-LCD by multiple photolithography processes using three masks.
According to the above process, the masks used in the photolithography process are reduced to three masks; however, an insulating layer 24 is formed between the pixel electrode 29 and the substrate 21, and the transmission of the display is decreased. Further, the first metal layer and the second metal layer cannot electrically connect for avoiding the damage of electrostatic discharge (ESD) because the insulating layer 24 is remained on the substrate 21. The reliability of the LCD may be poor because of the damage of electrostatic discharge (ESD)
SUMMARY OF THE INVENTIONAn object of the present invention is to provide a process for manufacturing a thin film transistor liquid crystal display (TFT-LCD) by three masks, providing a protective circuit to avoid ESD effect, increasing the transmission of the TFT-LCD, and forming a capacitor in the TFT-LCD to solve the above problems.
Another object of the present invention is to provide a process for manufacturing a thin film transistor liquid crystal display (TFT-LCD) with a protective structure to avoid capacitor shorts and shorts between the gate line and the signal line.
In achieving the above objects, the process for manufacturing the thin film transistor liquid crystal display comprises the steps of:
(a) providing a substrate having a transistor area, a capacitor area, a pixel area, and a gate pad area;
(b) depositing and patterning a first metal layer on the substrate to form a gate electrode, a capacitor upper electrode, and a pad electrode respectively in the transistor area, the capacitor area, and the gate pad area;
(c) depositing and patterning an insulating layer, a semiconductor layer, a doped silicon layer and a second metal layer to (1) form an TFT island structure in the transistor area and a capacitor in the capacitor area, and (2) remove the second metal layer, the doped silicon layer, the semiconductor layer and the insulating layer in the pixel area and the gate pad area to expose the substrate in the pixel area and expose the pad electrode in the gate pad area; and
(d) depositing a transparent conducting layer, and (1) patterning the transparent conducting layer by defining a channel area in the transistor area, and removing the transparent conducting layer within the channel area, and (2) removing parts of the second metal layer and the doped silicon layer uncovered by the transparent conducting layer so as to define a source electrode and a drain electrode in the transistor area, therefore, the source electrode and the drain electrode being separated by the channel area to expose the semiconductor layer in the channel area.
BRIEF DESCRIPTION OF THE DRAWINGSThe present invention can be more fully understood by reading the subsequent detailed description in conjunction with the examples and references made to the accompanying drawings, wherein:
Please refer to
First, a substrate 40 is provided. The substrate 40 has a transistor area (area I), a signal line area (area II), a capacitor area (area III), a pixel area (area IV), and a gate pad area (area V). Then, as shown in
As shown in
As shown in
In order to avoid circuit shorts in the capacitor or between the gate line and signal line, parts of the signal line are wider at the positions 361, 362 where the signal line 56 overlays the gate line 34. Further, the photo resist layer 59 used to pattern the transparent conducting layer 58 is also used to pattern the second metal layer 56 and the doped silicon layer 54 as shown in
According to the above description, the advantages of the manufacturing process in the invention include: (1) the number of the mask used in the photolithography process is reduced to three masks, (2) a capacitor can be formed in the manufacturing process simultaneously, and (3) the manufacturing steps of the process is reduced, so the manufacturing throughput is increased. Further, as shown in
In addition, an electrostatic discharge (ESD) protective circuit is also formed around the LCD panel. Please refer to
Please refer to
In the above-mention process, the insulating layer 50 can be made by silicon nitride and the substrate 40 is made by silicon oxide, so the etching reactants in the second photolithography process has a high selective ratio for nitride and oxide in order to remove the insulating layer completely. In addition, the semiconductor layer 52 is an amorphous silicon layer, the doped silicon layer 54 is a n type amorphous silicon layer, and the transparent conducting layer 58 is made by indium Tin Oxide (ITO) layer.
While the invention has been described by way of example and in terms of the preferred embodiment, it is to be understood that the invention is not limited to the disclosed embodiments. On the contrary, it is intended to cover various modifications and similar arrangements as would be apparent to those skilled in the art. Therefore, the scope of the appended claims should be accorded the broadest interpretation so as to encompass all such modifications and similar arrangements.
Claims
1-11. (canceled)
12. A thin film transistor liquid crystal display, comprising:
- a substrate comprising a thin film transistor and a capacitor disposed thereon; and
- a signal line comprising: a signal insulating layer formed on the substrate; a signal semiconductor layer and a signal doped silicon layer formed on the signal insulating layer; a signal metal layer formed on the signal doped silicon layer; and a signal transparent conducting layer formed on the signal metal layer, wherein the signal transparent conducting layer has the same pattern with the signal metal layer in the signal line.
13. The thin film transistor liquid crystal display as claimed in claim 12, wherein a side wall of the signal transparent conducting layer sidewall is substantially aligned to a sidewall of the signal metal layer.
14. The thin film transistor liquid crystal display as claimed in claim 12, further comprising an ESD protective circuit disposed on the substrate, wherein the ESD protective circuit comprises:
- a gate line disposed on and contacting the substrate; and
- a transparent conducting layer contacting the gate line, the signal metal layer of the signal line, and a sidewall of the signal line.
15. The thin film transistor liquid crystal display as claimed in claim 12, further comprising a passivation layer covering the thin film transistor.
16. The thin film transistor liquid crystal display as claimed in claim 12, further comprising a transparent pixel electrode contacting the substrate.
17. A thin film transistor liquid crystal display, comprising:
- a substrate;
- a thin film transistor comprising: a gate electrode formed on the substrate; a transistor insulating layer and a transistor semiconductor layer formed on the gate electrode; a first doped silicon layer and a second doped silicon layer formed on the transistor semiconductor layer, the first doped silicon layer and the second doped silicon layer being separated by a channel area; a source metal layer and a source transparent conducting layer formed on the first doped silicon layer; and a drain metal layer and a drain transparent conducting layer formed on the second doped layer;
- a capacitor comprising: a capacitor bottom electrode formed on the substrate; a capacitor insulating layer and a capacitor semiconductor layer formed on the capacitor bottom electrode; a capacitor doped silicon layer formed on the capacitor semiconductor layer; and a capacitor metal layer and a capacitor transparent conducting layer formed on the capacitor doped silicon layer, and the capacitor metal layer being defined as a capacitor upper electrode; and
- a signal line comprising: a signal insulating layer formed on the substrate; a signal semiconductor layer and a signal doped silicon layer formed on the signal insulating layer; a signal metal layer formed on the signal doped silicon layer; and a signal transparent conducting layer formed on the signal metal layer;
- wherein a side wall of the source metal layer is substantially aligned to a sidewall of the source transparent conducting layer,
- the capacitor transparent conducting layer has a first width, the capacitor metal layer has a second width, the capacitor semiconductor layer has a third width, and the first width, the second width, and the third width are substantially the same, and
- the signal transparent conducting layer has the same pattern with the signal metal layer in the signal line.
18. The thin film transistor liquid crystal display as claimed in claim 17, wherein a side wall of the signal transparent conducting layer sidewall is substantially aligned to a sidewall of the signal metal layer.
19. The thin film transistor liquid crystal display as claimed in claim 17, further comprising a passivation layer covering the thin film transistor, and filling within the channel area of thin film transistor.
20. The thin film transistor liquid crystal display as claimed in claim 17, further comprising a transparent pixel electrode contacting the substrate.
Type: Application
Filed: Aug 17, 2005
Publication Date: Feb 23, 2006
Applicant:
Inventor: Shiuh-Ping Tseng (Hsinchu)
Application Number: 11/207,012
International Classification: H01L 29/04 (20060101);