Electronic array having nodes and methods
An electronic network comprises a plurality of nodes that each comprise a current input and a current output, and at least one transistor arranged as a first current mirror and a second current mirror. The first and the second current mirrors are complementary to each other such that an output of the first current mirror is operably connected to an input of the second current mirror. Resistive connections connect the nodes such that the output of one or more of the nodes is operably connected to the input of one or more of the nodes.
Latest Victorian Systems, Inc. Patents:
This application is a continuation application of U.S. Ser. No. 10/855,983, filed May 26, 2004, which is a continuation in part application and claims the benefit of U.S. patent application Ser. No. 09/841,481, filed Apr. 23, 2001, which is a continuation application of U.S. application Ser. No. 09/478,651, filed Jan. 6, 2000 (now U.S. Pat. No. 6,229,376) which claims the benefit of U.S. Provisional Patent Application Ser. No. 60/114,858, filed Jan. 6, 1999, the complete disclosures of which are herein incorporated by reference.
BACKGROUND OF THE INVENTIONComputer technology is a large part of almost every aspect of modern living. Computers range from fast and large super computers used to tackle very complex calculations, such as those associated with weather prediction, molecular dynamics and fluid flow problems, to single chip units that may be found in many everyday appliances such as washing machines, VCR's and cars. A common feature of nearly all modern-day computers is that they use a binary system for both the instruction codes and the representation of the data on which the instructions operate. A further feature of modern digital computers is that, for any process, an explicit set of instructions is assembled to completely describe how data is to be manipulated from the time it is retrieved or accessed until a result is to be either used or stored in an appropriate location or device. For some processes, such as the storing and retrieving of large volumes of data, either as text (ASCII format) or as values (Binary format), digital computers are eminently suitable. However, there also exist many tasks for which the digital architecture is far from ideal, such as the modeling of complex interactions best described by differential equations. Real world processes involve macroscopic properties that are analog in that they can have any value within a continuous range (excluded are the special conditions under which quantitation of properties can be demonstrated). Therefore these analog values need to be converted into a digital format before they can be used in any computation.
More importantly, digital computers operate in a completely different way from the nervous system or brains of even the most simple of organisms. A great deal of literature has been written about, and research carried out on, the distinction between the modern digital and neural processing of information, with the further realization that the latter is intimately linked with an ability to learn about the external world. Today an increasing amount of effort is expended towards gaining an understanding of the neural process with the aim of creating a machine to combine the ability to learn by experience with its computational and interpretive ability.
Soon after the revolution in transistor electronics, machines were built that were able to accept analog voltage values representative of real world parameters and process these according to predetermined arrangement of summing, integrating and differentiating units. The output of these analog computers were also voltages, again representative of the resulting computation. Their single biggest drawback was that the circuit had to be reconfigured each time a change in the actual computation was necessitated. Even so, nearly all transducers measuring real world properties in use today are associated with some fixed analog signal processing capability, both linear and non-linear in terms of the transformations applied.
BRIEF SUMMARY OF THE INVENTIONThe invention provides various electronic circuits or devices where at least two current mirrors are coupled together in a complementary manner. With such a configuration, an output current of the combined current mirrors is related to an input current, and in the case where a PNP current mirror follows a NPN current mirror the output current is at a higher (in absolute value) potential difference. In one aspect, a controlling current may be input to the first current mirror and one or more other inputs to the first current mirror and/or one or more outputs of the second current mirror may be mirrored by the controlling current. In another aspect, the complementary current mirrors of the invention may be arranged as a system of nodes that are resistively connected to form a network which is able to process various types of current signals. A single or multiple inputs and a single or multiple outputs may be utilized with each mode. Further, signals may be transmitted between the nodes in a feedback and/or a feed forward manner.
Hence, the network nodes of the invention comprise a circuit configuration that has a current input associated with the summing junction of a current mirror, components that copy this input current to optionally provide for both positive feedback and positive feedforward. Additionally, a network node has a current output derived from a current mirror of opposite polarity to the mirror at the current input and components that copy this input current to optionally provide for both negative feedback and negative feedforward. An important property of this form of node is that its input can be directly connected to one or more outputs from other nodes that comprise a network without regard to the resistance of that connection. It is also possible to connect the input to the feedback or feedforward (positive or negative) of any other node without regard to the resistance of that connection. Network nodes can differ for each other in the type of signal the produce at the output, with the stipulation that the signal is a current. Signals may be of the analogue type whereby the information is encoded in the magnitude of the current. Another type of node may process the signal in the form of current packets, the magnitude of which may be set by an external trip voltage. In these types of nodes the information is encoded in terms of the frequency of the current packets. Network nodes are not limited to be either of the forgoing, but could easily be a combination of the two forms or of other signal forms. Another property of network nodes is that nodes of different type can be directly connected again without regard to the resistance of that connection.
The invention may also employ input nodes and output nodes to facilitate coupling of the network to external components or systems. For example, an input node may comprise a circuit configuration that accepts an input related to some real-world property or parameter value and outputs a current from a current mirror so as to allow direct connection to the input or inputs of one or more network nodes without regard to the resistance of that connection.
An output node may comprise a circuit configuration that accepts a current at the summing junction of a current mirror so as to allow direct connection to the output or outputs of one or more network nodes without regard to the resistance of that connection. This current is then translated into a form as to be useful in the interpretation of the whole network transformation of all the network inputs, and could take the form of a current, a voltage, a simple binary output, a digital output with more resolution than provided by a simple digital output, or the like.
As previously mentioned, the network nodes are resistively connected. This may be accomplished, for example, by using a resistive matrix or network. Resistive networks can be constructed from discrete resistors, from a resistive medium, such as, for example, polysilicon, cadmium sulfide, or the like, or a combination of discrete resistors and a resistive medium. Further, when using discrete resistors many arrangements are possible and are known to those skilled in the art. Resistive network are described generally in C. Mead, “Analog VLSI and Neural Systems” (especially Appendix C), and in Louis Weinberg, “Network Analysis and Synthesis”, McGraw-Hill, ISBN 0-88275-321-5 (1975), the complete disclosures of which are herein incorporated by reference.
In one particular embodiment, the invention provides a hardware arrangement of semiconductor devices or semiconductor junctions utilizing the principles of current mirroring. These devices or circuit configurations (nodes) may be assembled into an array to effect the functions of an analog computer. Arrays of nodes may be assembled to operate in a fixed mode to carry out functions closely approximating neural network transformations. Arrays of nodes may also be configured such that the transfer function of the network is programmable, i.e. the manner in which the current signals are transferred through the network is programmable. Another configuration of an array of nodes allows the transfer function to be dynamically altered, either by a separate controller or by the output of the array itself. Further, the transfer function may be controlled by both a separate program sequencer in conjunction with the output of the array itself.
In all the foregoing modes of operation, the information flow within the array may be encoded in a direct analog format, e.g., the value of an electrical current. Information flow within the array of nodes may also be encoded in the form of a pulse train where the frequency of the pulses is related to a parameter value, or information may be processed as a combination of the two aforementioned modes.
The simplicity of the node configuration allows for a high density of nodes to be integrated into a network by utilizing current standards for integrated circuit fabrication techniques. In this way, complex networks may readily be constructed.
The analog processing arrays of the invention, either alone or in conjunction with digital microprocessors, overcome computational limitations associated with present generation computers due to their lack of speed. The analog processing arrays of the invention may also find use for tasks to which modern digital computers are unsuited. A further promising area for the analog processing arrays of the invention is in field of artificial intelligence. More specifically, the processing arrays of the invention may be configured to “learn” their optimum configurations (or transfer functions) from a training set of data or over a course of time during which they are exposed to inputs. In this way, the arrays are permitted to optimally reconfigure themselves for the tasks at hand.
BRIEF DESCRIPTION OF THE DRAWINGS
The invention provides various arrangements of current mirrors that are complementary to each other to perform a wide variety of operations. As used herein, a current mirror is defined as an electronic device or arrangement of electronic components such that an output current is related to an input current. In some cases, an output current is equal to, or mirrored by, an input current. In other cases, an output current may be related in other ways, e.g., a multiple, a fraction, and the like. Further, current mirrors may be configured to have multiple inputs and/or outputs. A general discussion of current mirrors is found in Analogue IC design: The Current-Mode Approach, Edited by C. Ioumazou, F. J. Lidgey & D. G. Haigh, ISBN 0 86341 297 1 (see especially chapters 6, 7 and 14), the complete disclosure of which is herein incorporated by reference.
Current mirrors that are complementary to each other are defined as at least two current mirrors that are coupled together such that an output current of the combined current mirrors is related to an input current, and such an output current is sourced from a potential one VBE below the positive voltage rail for the case where a NPN bipolar or N channel MOS current mirror is followed by a PNP bipolar or P channel MOS current mirror. Alternatively, the output current is a sink at one VBE above ground potential for the case where a PNP bipolar or P channel MOS current mirror is followed by a NPN bipolar or N channel MOS current mirror. In one aspect, the complementary current mirrors form a node. A controlling current may be input to the node, and one or more inputs to the node and/or one or more outputs from the node may be related to the controlling current. In one aspect, inputs and/or outputs are mirrored by the controlling current. Conveniently, a controlling current may be obtained from one or more analog signals. Such analog signals may be obtained, for example, from one or more sensors.
At a most basic level, the neural networks described herein may comprise multiple unit cells resistively interconnected with or without some feedback or feed forward between the unit cells. Another option for interconnecting the unit cells is via the use of a switchable circuit such as a cross-point switch are a programmable interconnection matrix. The unit cells are defined by a pair of complementary current mirrors operably connected to provide one or more input current terminals and one or more output current terminals. The operable connections may be either direct or via some gating circuit element which inhibits the current transfer between the current mirrors until a predetermined condition is met. In some of the circuits the predetermined condition can be varied by setting a voltage or current reference condition.
Some examples of controlling currents are those where a sensor is directly coupled to a current mirror and regulate the mirror controlling current, those where two or more sensors are coupled to a current mirror to regulate the mirror controlling current as the sum of the input to the sensors, those where two or more sensors are connected such that the controlling current is proportional to the smaller sensor signal or the larger sensor signal, or the larger minus the smaller sensor signal.
The current mirrors of the invention that are complementary to each other utilize a driving current to permit the output current to be sourced from a potential one VBE below the positive rail voltage for the case where a NPN bipolar or N channel MOS current mirror is followed by a PNP bipolar or P channel MOS current mirror. Alternatively, the driving current may permit the output current to be a sink at one VBE above ground potential for the case where a PNP bipolar or P channel MOS current mirror is followed by a NPN bipolar N channel MOS current mirror. A voltage supply is employed to produce the driving current. For every coulomb of charge transferred through a complementary current mirror pair, two coulombs of charge are utilized from the voltage supply. In the absence of any charge transfer through complementary current mirror node, essentially zero (or negligible) current is drawn from the power supply to the node.
In one aspect, an array of current mirrors that are complementary to each other may be connected together as nodes within a network, where one or more outputs of one or more nodes provide one or more inputs for one or more nodes within the network. In this way, information may be transmitted in a feedforward or a feedback manner through the network. By using a driving current for each node, information is able to flow through the nodes of the network, with the driving current being double to a current flowing between complementary current mirrors. For a given node within a network, a driving current may be supplied simply by placing the node at an appropriate potential difference. Advantageously, a network of current mirrors draws current from a power supply proportional to the sum of all the currents transferred through the network from inputs to outputs. Because the complementary current mirrors of the invention are current controlling devices, they may be interconnected directly without using resistors to limit currents to a safe level.
A network of complementary current mirror nodes may be configured to perform the functions of essentially any type of neural network function. Merely by way of example, the networks of the invention may be employed in the following neural network applications: optical character recognition, speech recognition, handwriting recognition, traffic monitoring, virus detection, financial analysis, and the like
In one particular arrangement, complementary current mirrors are coupled together to form a four terminal semiconductor device which has the ability to output a current in a direct relationship to the input current of the device. In the simplest case, the relationship of inputs to outputs is 1:1. Such a device may be constructed from two similar NPN bipolar transistors and two similar PNP bipolar transistors. Such a construction is possible because the physical dimensions and doping levels of the semiconductor regions that form each pair of like transistors are equal or similar. Other relationships between the input current and the mirrored current are possible by changing the relationship between the physical dimensions within each pair of devices that form a single current mirror. For example, for a current mirror in which the controlling transistor has one half the base emitter area of the slave transistor the output current from the current mirror will be twice the input current. Other ratios of the areas of the base emitter junction will give corresponding ratios between the controlling current and the mirrored current. Alternatively, the use of more than two similar transistors may be arranged to give ratios of input to output current which are different from 1:1. In such a case, the ratio is determined by the ratio of the number of transistors connected to accept the input current and the number of transistors that mirror this input current to generate the output current.
A variety of useful properties result from various arrangements of two or more complementary current mirrors. In one aspect, the input current mirror may act as a summing junction for currents from any number of different sources, and then via the complementary current mirror, pass the aggregate sum of all the input currents out as a current source. In another aspect, no other passive or active electronic circuit elements are required to achieve the above outcome.
In one particular embodiment, a NPN current mirror is followed by a PNP current mirror, and the aggregate arrangement equates to a device in which a current sink is mirrored as a current source. In another embodiment, a PNP current mirror is followed by a NPN current mirror, and the aggregate arrangement equates to a device in which a current source is mirrored as a current sink.
In still another embodiment, a NPN current mirror is followed by a PNP current mirror, followed by a NPN current mirror, and the arrangement equates to a device in which a current sink is mirrored as a current sink. In yet another embodiment, a PNP current mirror is followed by a NPN current mirror, followed by a PNP current mirror, and the arrangement equates to a device in which a current source is mirrored as a current source. In some cases, many alternating current mirrors may be cascaded to faithfully mirror the input current at the output of the arrangement.
The simplicity of the combination of simple junctions of complementary semiconductor materials lends itself to circuit integration with high numerical densities. For example, arrays of interconnected current mirrors may be produced which exceed 106 mirrors per device based on current fabrication technology.
The complementary current mirrors of the invention may utilize a variety of electrical components or building blocks to provide a wide variety of node configurations. For example, various electrical components may be constructed that allow the nodes to duplicate currents, add currents, subtract currents, multiply currents, divide or proportion currents, and the like. As described above, if any of these outputs are to be used within the network, the complementary current mirrors are configured to permit the output currents to move through the network. In this manner, vastly complex networks may be constructed.
A wide variety of current signals may be used within the networks of the invention. For example, current signals such as flat signals, pulse signals, spiked signals, and the like may be employed. In this way, various real life signals may be mimicked. For example, signals that mimic biological signals, such a brain signals, may be used within the networks of the invention. Because the networks of the invention rely on the use of current signals, real life analog inputs that are measured with sensors may be directly input. For example, signals such as sound signals, light signals, and the like may be converted to electrical analog signals and directly input into the network.
In one embodiment, the complementary current mirrors of the invention are directly coupled together. In other embodiments, such as when utilizing pulse circuits, an electronic element may be placed between the two mirrors. As one example, two complementary current mirrors are connected via a storage element, such as a capacitor, either as an added component or as the parasitic capacitance associated with transistor junctions themselves. In addition to this charge storage element, a threshold device or circuit may be configured such that once a given amount of charge accumulates on the storage element, an event is triggered which transfers this charge to the other current mirror of the pair. The purpose of this second current mirror is to allow some form of onward distribution of this current through the array as dictated by the array configuration.
While generally accepted electronic circuit books such as Analogue IC design: The Current-Mode Approach, Edited by C. Ioumazou, F. J. Lidgey & D. G. Haigh, ISBN 0 86341 297 1 (see especially chapters 6, 7 and 14), previously incorporated herein by reference, describe several ways to construct a current mirror, one convenient arrangement is to couple two transistors with common bases and emitters. For convenience of discussion, such current mirrors will be employed to describe certain embodiments of the invention. However, it will be appreciated that other ways may be employed to construct current mirrors. In one embodiment of the invention, a PNP bipolar or p-type MOS transistor, second current mirror follows a NPN bipolar or n-type MOS transistor, first current mirror, both operating from a unipolar positive voltage supply. This combined circuit element has the property of faithfully reproducing a current input to the first current mirror at an output of the second current mirror. Additionally, the input current enters the device at a summing junction near to ground potential, and the output is sourced from the device near to a positive rail potential. For every coulomb of charge transferred through such a complementary current mirror pair, two coulombs of charge are utilized from a voltage supply. In the absence of any charge transfer through the combined current element, essentially zero (or at worst a negligible current) is drawn from the power supply to the combined circuit.
While examples are shown herein with the input at either PNP bipolar or at P type MOS transistors, and the output coming from NPN or N type MOS transistors, it will be appreciated that this arrangement may be reversed. Alternatively, the input and output may both be at the same type of transistor by insertion of the appropriate additional current mirror. Further, equivalent circuits may be constructed using mixed type (bipolar or MOS) transistors.
In one aspect, multiple pairs of complementary current mirrors may be arranged in an array. Such an array of interconnected complementary current mirrors draws a current from the power supply proportional to the sum of all the currents transferred through the array from inputs to outputs. Interconnected arrays of current mirrors in this configuration may operate in an analogue mode where the information content at any point in the array is proportional to the magnitude of the current at that point. Further, since a complementary current mirror pair is a current controlling device it may be interconnected directly without using resistors to limit currents to a safe level. In another aspect, outputs from any number of current sources may be directly connected to the input of the PNP bipolar or n-type MOS transistor current mirror, which acts as a current summing junction and passes the aggregate to its complementary current mirror where the summed current is now sourced. In yet another aspect, bipolar current mirrors of the invention may use currents in the μA to mA range, and MOS transistors may use current in the pA to nA range. However, other current levels may be used for other types of devices.
As previously mentioned, the invention may utilize various arrangements of both input and output nodes. Such input and output nodes may be formed using a PNP bipolar transistor current mirror. However, it will be appreciated by those skilled in the art that equivalent input and output nodes may be constructed from NPN bipolar transistor current mirrors or from either N or P FET or MOS transistors.
One example of a complementary current mirror pair is where two current mirrors are linked where one comprises NPN bipolar transistors and the other comprises PNP bipolar transistors to form a pair of complementary current mirrors. Hence, Iout may be held one VBE from the positive voltage Vo and Iin, the summary junction is maintained at one VBE above ground. It will be appreciated that one particularly preferable way to construct complementary current mirror pairs is to construct a single semiconductor device with multiple collectors. In such a case, the relationship between the input current and the output current may be controlled by the physical relationship of the appropriate semiconductor junctions.
As previously mentioned, various configurations of current mirrors may be employed as building blocks when forming a complementary current mirror circuit element. Different building blocks may be utilized depending on the desired function of the circuit element. For example, in one embodiment, a current mirror element of an array may be created by utilizing multiple transistors as discrete devices. Such an arrangement may give rise to current mirrors where several outputs are independently related to the input.
As one example, a PNP current mirror may be followed by a NPN current mirror. If instead of one transistor being connected to mirror the input current, n transistors are connected to have base and emitter junctions common, then a device is provided where a current source is mirrored to n current sinks which faithfully mirrors n outputs for a single input current. In similar fashion, the same is also true for the case where a NPN current mirror is followed by multiple PNP transistors, except that instead of mirroring the input as n current sinks, n current sources are provided. In another embodiment, multiple outputs may be a mirror of the input current. Further, the current outputs may be sourced from the positive rail voltage.
A complementary pair of current mirrors with multiple inputs and outputs may be constructed as one complex semiconductor device, as is common for complex arrangements of gates within logic circuits. With such an arrangement, current inputs and/or current outputs may be fed forward or backward to another pair of current mirrors within a network.
Inputs to current mirror arrays may be digital in nature where the input current reflects the binary nature of the input. For example, a digital “one” may be represented by some defined current level and a digital “zero” by the absence of any current, i.e. zero current. The inverse of the forgoing is also possible, as is the case where a digital “one” is represented by the absence of current and a digital “zero” by a defined current level. Another possibility is for a digital “one” to have one current value and a digital “zero” by another value.
Inputs to current mirror arrays may also be analog in nature. The current value transduced into the array may be related to the physical property being measured. This relationship may be linear or non-linear depending on the method of measurement and the circuit which provides the input current to the array.
One arrangement is where the input sensors and the first level of current mirrors are directly coupled at the time of manufacture of the complete integrated circuit. One application of such a technique is in the field of image analysis. For example, an array of light sensitive elements may be coupled to the input layer of an extensive current mirror array. Techniques for converting measured physical parameters into proportional currents are well known and any of these are suitable as inputs to the current mirror arrays of the invention.
Another input type that may be processed by current mirror arrays is that of pulse trains where either the amplitude of the pulse represents the input property or the frequency of the pulse train is used to encode the desired value. In some cases, it may be useful to directly convert the input current from one or more sensors into a pulse train in conjunction with the first level of the current mirror array. Such arrangements may allow the input nodes to be constructed at the time of production of the array itself.
Outputs from complementary current mirror arrays of the invention depend on the method chosen for processing the inputs to the array. Therefore, the outputs may be simple currents, amplitude encoded pulse trains, frequency encoded pulse trains, combinations of the foregoing, and the like. In general, some signal processing may be desirable in the context of analog computing before an output is produced. In some cases, processed encoded information in analog form may be converted into some form of binary representation, either a simple two level state where the output is above or below some threshold value, or to a more extensive binary representation of multiple values.
There are also instances, e.g., in process control, where the output from a complementary current mirror array is left in its analog form and directly input to the devices to be controlled. Standard techniques in electronics allow conversion of one form of output to another output type.
One form of complementary current mirror array is operated from a unipolar voltage source that supplies the driving current. However, it will be appreciated that bipolar voltage supplies may also be used to operate the arrays of the invention.
In some cases, two current mirror arrays may be configured to operate in parallel with interactions between the arrays. In such an arrangement, one array may be activated by one side of a bipolar voltage supply, and another array may be activated by the other half of the bipolar supply.
In one arrangement, complementary current mirrors may be employed to implement complex functions. It is known in the art that a semiconductor junction such as is present in a diode acts as a convenient summing junction for multiple currents. Connecting a transistor to such a junction in which the diode (or transistor in which collector and base are connected), is across the base and emitter terminals of a second transistor, a current sink or source is produced which operates proportional to the aggregate of the currents summed at the diode junction.
Current summing junctions may also be assembled from more than one current mirror; in particular, by incorporation of at least one complementary pair of current mirrors. In addition to arrangements having the ability to sum currents, multiple current mirrors may be connected to implement current subtraction, current multiplication, taking the ratio of a current, proportional ratio current distribution, proportional ratio current subtraction, or other more complex functions. Given that many non-linear processes may be described as the sum of infinite series, the basic building blocks of the invention, i.e., complementary current mirrors, may be assembled to implement very complex functions.
The complementary current mirror arrays of the invention may also be operated in a pulse frequency mode. This may be accomplished by directly coupling a circuit or sensor that has an output of pulse encoded information, or by using one of several possible methods to convert a voltage or current into a pulse train as previously described. Arrays of the invention utilizing the pulse frequency mode are somewhat analogous to the neural network model of the brain. One advantage of this mode of operation is that it takes advantage of the inherent capacitance associated with real semiconductor devices and the interconnections of any practical circuit. The maximum operational frequency of an array may be limited by the physical dimensions of the composite transistors as well as the choice of semiconductor material from which the transistors are made. In general, transistors are readily available that operate at frequencies exceeding 100 MHz. Therefore, in the pulse frequency mode, given the parallel nature of the processing of multiple inputs by current mirror arrays, high net processing throughputs are possible. Operation in a pulse frequency mode may in some cases necessitate extra signal processing at the outputs of the array, where the output is required to be analog or digital in nature.
Referring now to
A wide variety of network nodes may be utilized to form a network. For example,
Various other pulse-mode nodes that produce electrical pulses similar to that of
As previously described, the networks of the invention are resistive networks, with the network nodes being resistively connected together.
As previously described, the computing networks of the invention may use an assortment of input nodes, network nodes and output nodes.
The invention also provides techniques for assembling a programmable analog computer that comprises an array of complementary current mirrors. One particular feature of the invention is the ability to program an array or network of complementary current mirrors. More specifically, the arrangement of interconnections within the array may be altered or terminated. The manner is which the interconnections are altered or terminated defines a transfer function. Hence, by modifying the interconnections of the array, the array may be programmed to effect different transfer functions.
A variety of techniques may be employed to alter the arrangement of interconnections within the array or to super impose a set of modifying inputs onto the array so as to change the transfer function of all or a part of the array. For example, as shown in
Possible parameters for such the array of
Table 1
Single Layer Analog Computer Parameters
Number of inputs=4
Number of outputs=4
Number of configurations for each cross point switch configurations=64K(216)
Total number of transfer functions which could be implemented by a single 4 node, 1 layer network>1019 (64K4).
In
One feature of the invention is the ability of the networks of the invention to “learn” a transfer function. In the case where the applicable transfer function is unknown, an analog computing array may be coupled to a system configured to search through all of the possible configurations for the set of interconnections which give the desired transfer function. For example, as shown in
In other embodiments the invention provides various dynamic programmable analog computing arrays. For some applications it may be desirable to have the transfer function of the array depend dynamically on the state of the present output, i.e., as might be required for speech recognition. For instance, the output from the computing array may be interpreted by an output translator module which in turn controls a transfer function selector mode. In this way, the transfer function applied to the inputs may continually change during the time course of inputting data to the array as shown generally in
As just described,
In another implementation, two arrays may be interacted (or “summed”) together. For example, one array may be employed to processes the various inputs relating to a computational problem and the second array may be employed to modify the transfer function of the second array according to control inputs presented to the first array as illustrated in
In one particular embodiment, an array of network nodes may be constructed by imbedding the various network nodes within a resistance matrix at the time of manufacture as shown in
In some instances it may not be desirable to achieve the final transformation function for several inputs using a single level of analog computing array nodes. As an alternative, a network may be provided which has multiple levels or layers of processing nodes between the input layer and the output layer as shown generally in
The invention further provides an exemplary high density node matrix 1800 as shown in
In a complex network having a rectangular configuration, the current drawn from the supply is two times the net current flow through the network times the average depth of the network in number of current mirror nodes plus one. By depth it is meant the number of middle layers of nodes between the input and output nodes of the network. This is independent of the width of the network in terms of number of input nodes.
In another embodiment illustrated in
One particular embodiment of the invention is a light programmable array which uses a light source to program the array. One exemplary embodiment of such an array 2000 is illustrated in
In a similar way, other light sensitive materials may be used or other arrangements to vary the illumination received by different regions of the light-dependent resistance matrix. It should also be appreciated that other methods of control of the resistance between points within a computing array of nodes are possible. For example, if a temperature dependent resistance matrix was used then the differential exposure of the matrix to a source of heat would alter the resistive interconnection of the array of nodes.
In this manner arrays could be constructed that directly image radiation. In general, the choice of an appropriate match between resistance matrix and resistance determining physical parameter would allow an imaging process. Some additional uses may be pH profiles in cell cultures to indicate variations in metabolic activity therein, contact profiles in a tactile pad when the resistance is pressure sensitive, and the like.
In the forgoing, computing arrays of nodes have been described as two-dimensional arrangements with a directionality to the signal pathway in terms of an information flow from input to output. In particular, arrays of nodes provide for a high level of numerical implementation using current techniques of integrated circuit manufacture. An approximate estimate would suggest that in comparison to the density of transistors implemented to produce today's microprocessors, networks of greater than a million nodes should be possible. Since the networks described according to this invention have similarity with the neuron organization of the animal brains it would be useful to be able to produce networks which numerically equate to, for example, the human brain. This would necessitate by current estimates a network of about 1000 million nodes.
It will be appreciated that appropriate input nodes will be requires to convert actual signals into a current source as described earlier, and that similarly output from the network would be processed through an appropriate output type note as also described earlier herein.
More specifically, as schematically shown in
In
In an arrangement 2460, nodes 2470 are arranged on a triangular pitch within the resistance matrix, connecting the output 2450 from buffer 2440 to a resistive matrix 2480 at locations indicated at 2490. This provides a local node voltage which the PUT transistor senses to determine its firing point which is dependent on the current flow in the resistance matrix in the environment about that node
The invention has now been described in detail for purposes of clarity and understanding. However, it will be appreciated that certain changes and modifications may be made within the scope of the appended claims. For example, it is well known by those skilled in the art that transistor arrangements exist which implement complex functions such as multiplication, division, squaring, taking the square root, log functions anti-log functions and the like. By incorporating one or more of these current mirror devices as described herein can be formed to combine the desired function with a current mirror so as to make it usable within the various implementations described for the invention.
Claims
1. An electronic network comprising:
- a plurality of layers, wherein each layer comprises a plurality of nodes that are operably interconnected, wherein each node comprises a current input and a current output, and wherein each node further comprises at a first current mirror and a second current mirror, with the first and the second current mirrors being complementary to each other such that an output of the first current mirror is operably connected to an input of the second current mirror, and wherein the first and second current mirrors are selected from a group consisting of field effect transistors and bipolar transistors; and
- wherein the nodes are connected such that the output of one or more of the nodes is operably connected to the input of one or more of the nodes, wherein information from one of the layers is supplied to another one of the layers.
2. A network as in claim 1, wherein at least some of the nodes further comprise a Schmitt trigger, an inverter and a capacitor.
3. A network as in claim 1, wherein the resistance between the current inputs and the current outputs of the nodes is in the range from about 0.001 ohm to about 1,000 mega ohms.
4. A network as in claim 1, wherein the first current mirror comprises a PNP bipolar transistor and the second current mirror comprises a NPN bipolar transistor.
5. A network as in claim 1, wherein the first current mirror comprises a P type field effect transistor and the second current mirror comprises a N type CMOS transistor.
6. A network as in claim 1, further comprising circuitry configured to provide an input current to at least one of the nodes.
7. A network as in claim 1, further comprising circuitry configured to convert a current output from at least one of the nodes to a different form of signal.
8. A network as in claim 1, further comprising a circuit element positioned between the output of the first current mirror and the input of the second current mirror.
9. A network as in claim 1, wherein the circuit element is selected from a group consisting of transistors and resistors.
10. A node for an electronic network, comprising:
- a current input and a current output that are each configured to be operably coupled to a similar node in an electronic network;
- a first current mirror and a second current mirror, with the first and the second current mirrors being complementary to each other such that an output of the first current mirror is connected to an input of the second current mirror, and wherein the first and second current mirrors are selected from a group consisting of field effect transistors and bipolar transistors.
11. A node as in claim 10, wherein the first current mirror comprises a PNP bipolar transistor and the second current mirror comprises a NPN bipolar transistor, a Schmitt trigger, an inverter and a capacitor.
12. A node as in claim 10, wherein the first current mirror comprises a P type field effect transistor and the second current mirror comprises a N type field effect transistor, a Schmitt trigger, an inverter and a capacitor.
13. A node as in claim 10, further comprising a circuit element positioned between the output of the first current mirror and the input of the second current mirror.
14. A network as in claim 13, wherein the circuit element is selected from a group consisting of transistors and resistors.
15-22. (canceled)
Type: Application
Filed: May 5, 2006
Publication Date: Mar 1, 2007
Applicant: Victorian Systems, Inc. (Charlottesville, VA)
Inventor: H. Geysen (Charlottesville, VA)
Application Number: 11/429,401
International Classification: H03K 17/00 (20060101);